sdhci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Copyright 2011, Marvell Semiconductor Inc.
  3. * Lei Wen <leiwen@marvell.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Back ported to the 8xx platform (from the 8260 platform) by
  8. * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
  9. */
  10. #include <common.h>
  11. #include <malloc.h>
  12. #include <mmc.h>
  13. #include <sdhci.h>
  14. void *aligned_buffer;
  15. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  16. {
  17. unsigned long timeout;
  18. /* Wait max 100 ms */
  19. timeout = 100;
  20. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  21. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  22. if (timeout == 0) {
  23. printf("Reset 0x%x never completed.\n", (int)mask);
  24. return;
  25. }
  26. timeout--;
  27. udelay(1000);
  28. }
  29. }
  30. static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
  31. {
  32. int i;
  33. if (cmd->resp_type & MMC_RSP_136) {
  34. /* CRC is stripped so we need to do some shifting. */
  35. for (i = 0; i < 4; i++) {
  36. cmd->response[i] = sdhci_readl(host,
  37. SDHCI_RESPONSE + (3-i)*4) << 8;
  38. if (i != 3)
  39. cmd->response[i] |= sdhci_readb(host,
  40. SDHCI_RESPONSE + (3-i)*4-1);
  41. }
  42. } else {
  43. cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
  44. }
  45. }
  46. static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
  47. {
  48. int i;
  49. char *offs;
  50. for (i = 0; i < data->blocksize; i += 4) {
  51. offs = data->dest + i;
  52. if (data->flags == MMC_DATA_READ)
  53. *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
  54. else
  55. sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
  56. }
  57. }
  58. static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data,
  59. unsigned int start_addr)
  60. {
  61. unsigned int stat, rdy, mask, timeout, block = 0;
  62. #ifdef CONFIG_MMC_SDMA
  63. unsigned char ctrl;
  64. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  65. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  66. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  67. #endif
  68. timeout = 1000000;
  69. rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
  70. mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
  71. do {
  72. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  73. if (stat & SDHCI_INT_ERROR) {
  74. printf("Error detected in status(0x%X)!\n", stat);
  75. return -1;
  76. }
  77. if (stat & rdy) {
  78. if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
  79. continue;
  80. sdhci_writel(host, rdy, SDHCI_INT_STATUS);
  81. sdhci_transfer_pio(host, data);
  82. data->dest += data->blocksize;
  83. if (++block >= data->blocks)
  84. break;
  85. }
  86. #ifdef CONFIG_MMC_SDMA
  87. if (stat & SDHCI_INT_DMA_END) {
  88. sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
  89. start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
  90. start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
  91. sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
  92. }
  93. #endif
  94. if (timeout-- > 0)
  95. udelay(10);
  96. else {
  97. printf("Transfer data timeout\n");
  98. return -1;
  99. }
  100. } while (!(stat & SDHCI_INT_DATA_END));
  101. return 0;
  102. }
  103. /*
  104. * No command will be sent by driver if card is busy, so driver must wait
  105. * for card ready state.
  106. * Every time when card is busy after timeout then (last) timeout value will be
  107. * increased twice but only if it doesn't exceed global defined maximum.
  108. * Each function call will use last timeout value. Max timeout can be redefined
  109. * in board config file.
  110. */
  111. #ifndef CONFIG_SDHCI_CMD_MAX_TIMEOUT
  112. #define CONFIG_SDHCI_CMD_MAX_TIMEOUT 3200
  113. #endif
  114. #define CONFIG_SDHCI_CMD_DEFAULT_TIMEOUT 100
  115. int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
  116. struct mmc_data *data)
  117. {
  118. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  119. unsigned int stat = 0;
  120. int ret = 0;
  121. int trans_bytes = 0, is_aligned = 1;
  122. u32 mask, flags, mode;
  123. unsigned int time = 0, start_addr = 0;
  124. unsigned int retry = 10000;
  125. int mmc_dev = mmc->block_dev.dev;
  126. /* Timeout unit - ms */
  127. static unsigned int cmd_timeout = CONFIG_SDHCI_CMD_DEFAULT_TIMEOUT;
  128. sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
  129. mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
  130. /* We shouldn't wait for data inihibit for stop commands, even
  131. though they might use busy signaling */
  132. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  133. mask &= ~SDHCI_DATA_INHIBIT;
  134. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  135. if (time >= cmd_timeout) {
  136. printf("MMC: %d busy ", mmc_dev);
  137. if (2 * cmd_timeout <= CONFIG_SDHCI_CMD_MAX_TIMEOUT) {
  138. cmd_timeout += cmd_timeout;
  139. printf("timeout increasing to: %u ms.\n",
  140. cmd_timeout);
  141. } else {
  142. puts("timeout.\n");
  143. return COMM_ERR;
  144. }
  145. }
  146. time++;
  147. udelay(1000);
  148. }
  149. mask = SDHCI_INT_RESPONSE;
  150. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  151. flags = SDHCI_CMD_RESP_NONE;
  152. else if (cmd->resp_type & MMC_RSP_136)
  153. flags = SDHCI_CMD_RESP_LONG;
  154. else if (cmd->resp_type & MMC_RSP_BUSY) {
  155. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  156. mask |= SDHCI_INT_DATA_END;
  157. } else
  158. flags = SDHCI_CMD_RESP_SHORT;
  159. if (cmd->resp_type & MMC_RSP_CRC)
  160. flags |= SDHCI_CMD_CRC;
  161. if (cmd->resp_type & MMC_RSP_OPCODE)
  162. flags |= SDHCI_CMD_INDEX;
  163. if (data)
  164. flags |= SDHCI_CMD_DATA;
  165. /*Set Transfer mode regarding to data flag*/
  166. if (data != 0) {
  167. sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
  168. mode = SDHCI_TRNS_BLK_CNT_EN;
  169. trans_bytes = data->blocks * data->blocksize;
  170. if (data->blocks > 1)
  171. mode |= SDHCI_TRNS_MULTI;
  172. if (data->flags == MMC_DATA_READ)
  173. mode |= SDHCI_TRNS_READ;
  174. #ifdef CONFIG_MMC_SDMA
  175. if (data->flags == MMC_DATA_READ)
  176. start_addr = (unsigned int)data->dest;
  177. else
  178. start_addr = (unsigned int)data->src;
  179. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  180. (start_addr & 0x7) != 0x0) {
  181. is_aligned = 0;
  182. start_addr = (unsigned int)aligned_buffer;
  183. if (data->flags != MMC_DATA_READ)
  184. memcpy(aligned_buffer, data->src, trans_bytes);
  185. }
  186. sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
  187. mode |= SDHCI_TRNS_DMA;
  188. #endif
  189. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  190. data->blocksize),
  191. SDHCI_BLOCK_SIZE);
  192. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  193. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  194. }
  195. sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
  196. #ifdef CONFIG_MMC_SDMA
  197. flush_cache(start_addr, trans_bytes);
  198. #endif
  199. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
  200. do {
  201. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  202. if (stat & SDHCI_INT_ERROR)
  203. break;
  204. if (--retry == 0)
  205. break;
  206. } while ((stat & mask) != mask);
  207. if (retry == 0) {
  208. if (host->quirks & SDHCI_QUIRK_BROKEN_R1B)
  209. return 0;
  210. else {
  211. printf("Timeout for status update!\n");
  212. return TIMEOUT;
  213. }
  214. }
  215. if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
  216. sdhci_cmd_done(host, cmd);
  217. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  218. } else
  219. ret = -1;
  220. if (!ret && data)
  221. ret = sdhci_transfer_data(host, data, start_addr);
  222. if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
  223. udelay(1000);
  224. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  225. sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
  226. if (!ret) {
  227. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  228. !is_aligned && (data->flags == MMC_DATA_READ))
  229. memcpy(data->dest, aligned_buffer, trans_bytes);
  230. return 0;
  231. }
  232. sdhci_reset(host, SDHCI_RESET_CMD);
  233. sdhci_reset(host, SDHCI_RESET_DATA);
  234. if (stat & SDHCI_INT_TIMEOUT)
  235. return TIMEOUT;
  236. else
  237. return COMM_ERR;
  238. }
  239. static int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
  240. {
  241. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  242. unsigned int div, clk, timeout;
  243. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  244. if (clock == 0)
  245. return 0;
  246. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
  247. /* Version 3.00 divisors must be a multiple of 2. */
  248. if (mmc->f_max <= clock)
  249. div = 1;
  250. else {
  251. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
  252. if ((mmc->f_max / div) <= clock)
  253. break;
  254. }
  255. }
  256. } else {
  257. /* Version 2.00 divisors must be a power of 2. */
  258. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  259. if ((mmc->f_max / div) <= clock)
  260. break;
  261. }
  262. }
  263. div >>= 1;
  264. if (host->set_clock)
  265. host->set_clock(host->index, div);
  266. clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  267. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  268. << SDHCI_DIVIDER_HI_SHIFT;
  269. clk |= SDHCI_CLOCK_INT_EN;
  270. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  271. /* Wait max 20 ms */
  272. timeout = 20;
  273. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  274. & SDHCI_CLOCK_INT_STABLE)) {
  275. if (timeout == 0) {
  276. printf("Internal clock never stabilised.\n");
  277. return -1;
  278. }
  279. timeout--;
  280. udelay(1000);
  281. }
  282. clk |= SDHCI_CLOCK_CARD_EN;
  283. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  284. return 0;
  285. }
  286. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  287. {
  288. u8 pwr = 0;
  289. if (power != (unsigned short)-1) {
  290. switch (1 << power) {
  291. case MMC_VDD_165_195:
  292. pwr = SDHCI_POWER_180;
  293. break;
  294. case MMC_VDD_29_30:
  295. case MMC_VDD_30_31:
  296. pwr = SDHCI_POWER_300;
  297. break;
  298. case MMC_VDD_32_33:
  299. case MMC_VDD_33_34:
  300. pwr = SDHCI_POWER_330;
  301. break;
  302. }
  303. }
  304. if (pwr == 0) {
  305. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  306. return;
  307. }
  308. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  309. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  310. pwr |= SDHCI_POWER_ON;
  311. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  312. }
  313. void sdhci_set_ios(struct mmc *mmc)
  314. {
  315. u32 ctrl;
  316. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  317. if (host->set_control_reg)
  318. host->set_control_reg(host);
  319. if (mmc->clock != host->clock)
  320. sdhci_set_clock(mmc, mmc->clock);
  321. /* Set bus width */
  322. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  323. if (mmc->bus_width == 8) {
  324. ctrl &= ~SDHCI_CTRL_4BITBUS;
  325. if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
  326. (host->quirks & SDHCI_QUIRK_USE_WIDE8))
  327. ctrl |= SDHCI_CTRL_8BITBUS;
  328. } else {
  329. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  330. ctrl &= ~SDHCI_CTRL_8BITBUS;
  331. if (mmc->bus_width == 4)
  332. ctrl |= SDHCI_CTRL_4BITBUS;
  333. else
  334. ctrl &= ~SDHCI_CTRL_4BITBUS;
  335. }
  336. if (mmc->clock > 26000000)
  337. ctrl |= SDHCI_CTRL_HISPD;
  338. else
  339. ctrl &= ~SDHCI_CTRL_HISPD;
  340. if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)
  341. ctrl &= ~SDHCI_CTRL_HISPD;
  342. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  343. }
  344. int sdhci_init(struct mmc *mmc)
  345. {
  346. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  347. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) {
  348. aligned_buffer = memalign(8, 512*1024);
  349. if (!aligned_buffer) {
  350. printf("Aligned buffer alloc failed!!!");
  351. return -1;
  352. }
  353. }
  354. sdhci_set_power(host, fls(mmc->voltages) - 1);
  355. if (host->quirks & SDHCI_QUIRK_NO_CD) {
  356. unsigned int status;
  357. sdhci_writel(host, SDHCI_CTRL_CD_TEST_INS | SDHCI_CTRL_CD_TEST,
  358. SDHCI_HOST_CONTROL);
  359. status = sdhci_readl(host, SDHCI_PRESENT_STATE);
  360. while ((!(status & SDHCI_CARD_PRESENT)) ||
  361. (!(status & SDHCI_CARD_STATE_STABLE)) ||
  362. (!(status & SDHCI_CARD_DETECT_PIN_LEVEL)))
  363. status = sdhci_readl(host, SDHCI_PRESENT_STATE);
  364. }
  365. /* Enable only interrupts served by the SD controller */
  366. sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK
  367. , SDHCI_INT_ENABLE);
  368. /* Mask all sdhci interrupt sources */
  369. sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
  370. return 0;
  371. }
  372. int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk)
  373. {
  374. struct mmc *mmc;
  375. unsigned int caps;
  376. mmc = malloc(sizeof(struct mmc));
  377. if (!mmc) {
  378. printf("mmc malloc fail!\n");
  379. return -1;
  380. }
  381. mmc->priv = host;
  382. host->mmc = mmc;
  383. sprintf(mmc->name, "%s", host->name);
  384. mmc->send_cmd = sdhci_send_command;
  385. mmc->set_ios = sdhci_set_ios;
  386. mmc->init = sdhci_init;
  387. mmc->getcd = NULL;
  388. mmc->getwp = NULL;
  389. caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  390. #ifdef CONFIG_MMC_SDMA
  391. if (!(caps & SDHCI_CAN_DO_SDMA)) {
  392. printf("Your controller don't support sdma!!\n");
  393. return -1;
  394. }
  395. #endif
  396. if (max_clk)
  397. mmc->f_max = max_clk;
  398. else {
  399. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  400. mmc->f_max = (caps & SDHCI_CLOCK_V3_BASE_MASK)
  401. >> SDHCI_CLOCK_BASE_SHIFT;
  402. else
  403. mmc->f_max = (caps & SDHCI_CLOCK_BASE_MASK)
  404. >> SDHCI_CLOCK_BASE_SHIFT;
  405. mmc->f_max *= 1000000;
  406. }
  407. if (mmc->f_max == 0) {
  408. printf("Hardware doesn't specify base clock frequency\n");
  409. return -1;
  410. }
  411. if (min_clk)
  412. mmc->f_min = min_clk;
  413. else {
  414. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  415. mmc->f_min = mmc->f_max / SDHCI_MAX_DIV_SPEC_300;
  416. else
  417. mmc->f_min = mmc->f_max / SDHCI_MAX_DIV_SPEC_200;
  418. }
  419. mmc->voltages = 0;
  420. if (caps & SDHCI_CAN_VDD_330)
  421. mmc->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
  422. if (caps & SDHCI_CAN_VDD_300)
  423. mmc->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
  424. if (caps & SDHCI_CAN_VDD_180)
  425. mmc->voltages |= MMC_VDD_165_195;
  426. if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
  427. mmc->voltages |= host->voltages;
  428. mmc->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
  429. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
  430. if (caps & SDHCI_CAN_DO_8BIT)
  431. mmc->host_caps |= MMC_MODE_8BIT;
  432. }
  433. if (host->host_caps)
  434. mmc->host_caps |= host->host_caps;
  435. sdhci_reset(host, SDHCI_RESET_ALL);
  436. mmc_register(mmc);
  437. return 0;
  438. }