ftsdc010_mci.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * Faraday MMC/SD Host Controller
  3. *
  4. * (C) Copyright 2010 Faraday Technology
  5. * Dante Su <dantesu@faraday-tech.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <malloc.h>
  11. #include <part.h>
  12. #include <mmc.h>
  13. #include <asm/io.h>
  14. #include <asm/errno.h>
  15. #include <asm/byteorder.h>
  16. #include <faraday/ftsdc010.h>
  17. #define CFG_CMD_TIMEOUT (CONFIG_SYS_HZ >> 4) /* 250 ms */
  18. #define CFG_RST_TIMEOUT CONFIG_SYS_HZ /* 1 sec reset timeout */
  19. struct ftsdc010_chip {
  20. void __iomem *regs;
  21. uint32_t wprot; /* write protected (locked) */
  22. uint32_t rate; /* actual SD clock in Hz */
  23. uint32_t sclk; /* FTSDC010 source clock in Hz */
  24. uint32_t fifo; /* fifo depth in bytes */
  25. uint32_t acmd;
  26. };
  27. static inline int ftsdc010_send_cmd(struct mmc *mmc, struct mmc_cmd *mmc_cmd)
  28. {
  29. struct ftsdc010_chip *chip = mmc->priv;
  30. struct ftsdc010_mmc __iomem *regs = chip->regs;
  31. int ret = TIMEOUT;
  32. uint32_t ts, st;
  33. uint32_t cmd = FTSDC010_CMD_IDX(mmc_cmd->cmdidx);
  34. uint32_t arg = mmc_cmd->cmdarg;
  35. uint32_t flags = mmc_cmd->resp_type;
  36. cmd |= FTSDC010_CMD_CMD_EN;
  37. if (chip->acmd) {
  38. cmd |= FTSDC010_CMD_APP_CMD;
  39. chip->acmd = 0;
  40. }
  41. if (flags & MMC_RSP_PRESENT)
  42. cmd |= FTSDC010_CMD_NEED_RSP;
  43. if (flags & MMC_RSP_136)
  44. cmd |= FTSDC010_CMD_LONG_RSP;
  45. writel(FTSDC010_STATUS_RSP_MASK | FTSDC010_STATUS_CMD_SEND,
  46. &regs->clr);
  47. writel(arg, &regs->argu);
  48. writel(cmd, &regs->cmd);
  49. if (!(flags & (MMC_RSP_PRESENT | MMC_RSP_136))) {
  50. for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) {
  51. if (readl(&regs->status) & FTSDC010_STATUS_CMD_SEND) {
  52. writel(FTSDC010_STATUS_CMD_SEND, &regs->clr);
  53. ret = 0;
  54. break;
  55. }
  56. }
  57. } else {
  58. st = 0;
  59. for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) {
  60. st = readl(&regs->status);
  61. writel(st & FTSDC010_STATUS_RSP_MASK, &regs->clr);
  62. if (st & FTSDC010_STATUS_RSP_MASK)
  63. break;
  64. }
  65. if (st & FTSDC010_STATUS_RSP_CRC_OK) {
  66. if (flags & MMC_RSP_136) {
  67. mmc_cmd->response[0] = readl(&regs->rsp3);
  68. mmc_cmd->response[1] = readl(&regs->rsp2);
  69. mmc_cmd->response[2] = readl(&regs->rsp1);
  70. mmc_cmd->response[3] = readl(&regs->rsp0);
  71. } else {
  72. mmc_cmd->response[0] = readl(&regs->rsp0);
  73. }
  74. ret = 0;
  75. } else {
  76. debug("ftsdc010: rsp err (cmd=%d, st=0x%x)\n",
  77. mmc_cmd->cmdidx, st);
  78. }
  79. }
  80. if (ret) {
  81. debug("ftsdc010: cmd timeout (op code=%d)\n",
  82. mmc_cmd->cmdidx);
  83. } else if (mmc_cmd->cmdidx == MMC_CMD_APP_CMD) {
  84. chip->acmd = 1;
  85. }
  86. return ret;
  87. }
  88. static void ftsdc010_clkset(struct mmc *mmc, uint32_t rate)
  89. {
  90. struct ftsdc010_chip *chip = mmc->priv;
  91. struct ftsdc010_mmc __iomem *regs = chip->regs;
  92. uint32_t div;
  93. for (div = 0; div < 0x7f; ++div) {
  94. if (rate >= chip->sclk / (2 * (div + 1)))
  95. break;
  96. }
  97. chip->rate = chip->sclk / (2 * (div + 1));
  98. writel(FTSDC010_CCR_CLK_DIV(div), &regs->ccr);
  99. if (IS_SD(mmc)) {
  100. setbits_le32(&regs->ccr, FTSDC010_CCR_CLK_SD);
  101. if (chip->rate > 25000000)
  102. setbits_le32(&regs->ccr, FTSDC010_CCR_CLK_HISPD);
  103. else
  104. clrbits_le32(&regs->ccr, FTSDC010_CCR_CLK_HISPD);
  105. }
  106. }
  107. static inline int ftsdc010_is_ro(struct mmc *mmc)
  108. {
  109. struct ftsdc010_chip *chip = mmc->priv;
  110. const uint8_t *csd = (const uint8_t *)mmc->csd;
  111. return chip->wprot || (csd[1] & 0x30);
  112. }
  113. static int ftsdc010_wait(struct ftsdc010_mmc __iomem *regs, uint32_t mask)
  114. {
  115. int ret = TIMEOUT;
  116. uint32_t st, ts;
  117. for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) {
  118. st = readl(&regs->status);
  119. if (!(st & mask))
  120. continue;
  121. writel(st & mask, &regs->clr);
  122. ret = 0;
  123. break;
  124. }
  125. if (ret)
  126. debug("ftsdc010: wait st(0x%x) timeout\n", mask);
  127. return ret;
  128. }
  129. /*
  130. * u-boot mmc api
  131. */
  132. static int ftsdc010_request(struct mmc *mmc, struct mmc_cmd *cmd,
  133. struct mmc_data *data)
  134. {
  135. int ret = UNUSABLE_ERR;
  136. uint32_t len = 0;
  137. struct ftsdc010_chip *chip = mmc->priv;
  138. struct ftsdc010_mmc __iomem *regs = chip->regs;
  139. if (data && (data->flags & MMC_DATA_WRITE) && chip->wprot) {
  140. printf("ftsdc010: the card is write protected!\n");
  141. return ret;
  142. }
  143. if (data) {
  144. uint32_t dcr;
  145. len = data->blocksize * data->blocks;
  146. /* 1. data disable + fifo reset */
  147. dcr = 0;
  148. #ifdef CONFIG_FTSDC010_SDIO
  149. dcr |= FTSDC010_DCR_FIFO_RST;
  150. #endif
  151. writel(dcr, &regs->dcr);
  152. /* 2. clear status register */
  153. writel(FTSDC010_STATUS_DATA_MASK | FTSDC010_STATUS_FIFO_URUN
  154. | FTSDC010_STATUS_FIFO_ORUN, &regs->clr);
  155. /* 3. data timeout (1 sec) */
  156. writel(chip->rate, &regs->dtr);
  157. /* 4. data length (bytes) */
  158. writel(len, &regs->dlr);
  159. /* 5. data enable */
  160. dcr = (ffs(data->blocksize) - 1) | FTSDC010_DCR_DATA_EN;
  161. if (data->flags & MMC_DATA_WRITE)
  162. dcr |= FTSDC010_DCR_DATA_WRITE;
  163. writel(dcr, &regs->dcr);
  164. }
  165. ret = ftsdc010_send_cmd(mmc, cmd);
  166. if (ret) {
  167. printf("ftsdc010: CMD%d failed\n", cmd->cmdidx);
  168. return ret;
  169. }
  170. if (!data)
  171. return ret;
  172. if (data->flags & MMC_DATA_WRITE) {
  173. const uint8_t *buf = (const uint8_t *)data->src;
  174. while (len > 0) {
  175. int wlen;
  176. /* wait for tx ready */
  177. ret = ftsdc010_wait(regs, FTSDC010_STATUS_FIFO_URUN);
  178. if (ret)
  179. break;
  180. /* write bytes to ftsdc010 */
  181. for (wlen = 0; wlen < len && wlen < chip->fifo; ) {
  182. writel(*(uint32_t *)buf, &regs->dwr);
  183. buf += 4;
  184. wlen += 4;
  185. }
  186. len -= wlen;
  187. }
  188. } else {
  189. uint8_t *buf = (uint8_t *)data->dest;
  190. while (len > 0) {
  191. int rlen;
  192. /* wait for rx ready */
  193. ret = ftsdc010_wait(regs, FTSDC010_STATUS_FIFO_ORUN);
  194. if (ret)
  195. break;
  196. /* fetch bytes from ftsdc010 */
  197. for (rlen = 0; rlen < len && rlen < chip->fifo; ) {
  198. *(uint32_t *)buf = readl(&regs->dwr);
  199. buf += 4;
  200. rlen += 4;
  201. }
  202. len -= rlen;
  203. }
  204. }
  205. if (!ret) {
  206. ret = ftsdc010_wait(regs,
  207. FTSDC010_STATUS_DATA_END | FTSDC010_STATUS_DATA_ERROR);
  208. }
  209. return ret;
  210. }
  211. static void ftsdc010_set_ios(struct mmc *mmc)
  212. {
  213. struct ftsdc010_chip *chip = mmc->priv;
  214. struct ftsdc010_mmc __iomem *regs = chip->regs;
  215. ftsdc010_clkset(mmc, mmc->clock);
  216. clrbits_le32(&regs->bwr, FTSDC010_BWR_MODE_MASK);
  217. switch (mmc->bus_width) {
  218. case 4:
  219. setbits_le32(&regs->bwr, FTSDC010_BWR_MODE_4BIT);
  220. break;
  221. case 8:
  222. setbits_le32(&regs->bwr, FTSDC010_BWR_MODE_8BIT);
  223. break;
  224. default:
  225. setbits_le32(&regs->bwr, FTSDC010_BWR_MODE_1BIT);
  226. break;
  227. }
  228. }
  229. static int ftsdc010_init(struct mmc *mmc)
  230. {
  231. struct ftsdc010_chip *chip = mmc->priv;
  232. struct ftsdc010_mmc __iomem *regs = chip->regs;
  233. uint32_t ts;
  234. if (readl(&regs->status) & FTSDC010_STATUS_CARD_DETECT)
  235. return NO_CARD_ERR;
  236. if (readl(&regs->status) & FTSDC010_STATUS_WRITE_PROT) {
  237. printf("ftsdc010: write protected\n");
  238. chip->wprot = 1;
  239. }
  240. chip->fifo = (readl(&regs->feature) & 0xff) << 2;
  241. /* 1. chip reset */
  242. writel(FTSDC010_CMD_SDC_RST, &regs->cmd);
  243. for (ts = get_timer(0); get_timer(ts) < CFG_RST_TIMEOUT; ) {
  244. if (readl(&regs->cmd) & FTSDC010_CMD_SDC_RST)
  245. continue;
  246. break;
  247. }
  248. if (readl(&regs->cmd) & FTSDC010_CMD_SDC_RST) {
  249. printf("ftsdc010: reset failed\n");
  250. return UNUSABLE_ERR;
  251. }
  252. /* 2. enter low speed mode (400k card detection) */
  253. ftsdc010_clkset(mmc, 400000);
  254. /* 3. interrupt disabled */
  255. writel(0, &regs->int_mask);
  256. return 0;
  257. }
  258. int ftsdc010_mmc_init(int devid)
  259. {
  260. struct mmc *mmc;
  261. struct ftsdc010_chip *chip;
  262. struct ftsdc010_mmc __iomem *regs;
  263. #ifdef CONFIG_FTSDC010_BASE_LIST
  264. uint32_t base_list[] = CONFIG_FTSDC010_BASE_LIST;
  265. if (devid < 0 || devid >= ARRAY_SIZE(base_list))
  266. return -1;
  267. regs = (void __iomem *)base_list[devid];
  268. #else
  269. regs = (void __iomem *)(CONFIG_FTSDC010_BASE + (devid << 20));
  270. #endif
  271. mmc = malloc(sizeof(struct mmc));
  272. if (!mmc)
  273. return -ENOMEM;
  274. memset(mmc, 0, sizeof(struct mmc));
  275. chip = malloc(sizeof(struct ftsdc010_chip));
  276. if (!chip) {
  277. free(mmc);
  278. return -ENOMEM;
  279. }
  280. memset(chip, 0, sizeof(struct ftsdc010_chip));
  281. chip->regs = regs;
  282. mmc->priv = chip;
  283. sprintf(mmc->name, "ftsdc010");
  284. mmc->send_cmd = ftsdc010_request;
  285. mmc->set_ios = ftsdc010_set_ios;
  286. mmc->init = ftsdc010_init;
  287. mmc->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz;
  288. switch (readl(&regs->bwr) & FTSDC010_BWR_CAPS_MASK) {
  289. case FTSDC010_BWR_CAPS_4BIT:
  290. mmc->host_caps |= MMC_MODE_4BIT;
  291. break;
  292. case FTSDC010_BWR_CAPS_8BIT:
  293. mmc->host_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
  294. break;
  295. default:
  296. break;
  297. }
  298. #ifdef CONFIG_SYS_CLK_FREQ
  299. chip->sclk = CONFIG_SYS_CLK_FREQ;
  300. #else
  301. chip->sclk = clk_get_rate("SDC");
  302. #endif
  303. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  304. mmc->f_max = chip->sclk / 2;
  305. mmc->f_min = chip->sclk / 0x100;
  306. mmc->block_dev.part_type = PART_TYPE_DOS;
  307. mmc_register(mmc);
  308. return 0;
  309. }