stm32f429-discovery.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * (C) Copyright 2011, 2012, 2013
  3. * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com
  4. * Alexander Potashev, Emcraft Systems, aspotashev@emcraft.com
  5. * Vladimir Khusainov, Emcraft Systems, vlad@emcraft.com
  6. * Pavel Boldin, Emcraft Systems, paboldin@emcraft.com
  7. *
  8. * (C) Copyright 2015
  9. * Kamil Lulko, <rev13@wp.pl>
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <asm/io.h>
  15. #include <asm/armv7m.h>
  16. #include <asm/arch/stm32.h>
  17. #include <asm/arch/gpio.h>
  18. #include <asm/arch/fmc.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. const struct stm32_gpio_ctl gpio_ctl_gpout = {
  21. .mode = STM32_GPIO_MODE_OUT,
  22. .otype = STM32_GPIO_OTYPE_PP,
  23. .speed = STM32_GPIO_SPEED_50M,
  24. .pupd = STM32_GPIO_PUPD_NO,
  25. .af = STM32_GPIO_AF0
  26. };
  27. const struct stm32_gpio_ctl gpio_ctl_usart = {
  28. .mode = STM32_GPIO_MODE_AF,
  29. .otype = STM32_GPIO_OTYPE_PP,
  30. .speed = STM32_GPIO_SPEED_50M,
  31. .pupd = STM32_GPIO_PUPD_UP,
  32. .af = STM32_GPIO_AF7
  33. };
  34. static const struct stm32_gpio_dsc usart1_gpio[] = {
  35. {STM32_GPIO_PORT_A, STM32_GPIO_PIN_9}, /* TX */
  36. {STM32_GPIO_PORT_A, STM32_GPIO_PIN_10}, /* RX */
  37. };
  38. int uart1_setup_gpio(void)
  39. {
  40. int i;
  41. int rv = 0;
  42. for (i = 0; i < ARRAY_SIZE(usart1_gpio); i++) {
  43. rv = stm32_gpio_config(&usart1_gpio[i], &gpio_ctl_usart);
  44. if (rv)
  45. goto out;
  46. }
  47. out:
  48. return rv;
  49. }
  50. const struct stm32_gpio_ctl gpio_ctl_fmc = {
  51. .mode = STM32_GPIO_MODE_AF,
  52. .otype = STM32_GPIO_OTYPE_PP,
  53. .speed = STM32_GPIO_SPEED_100M,
  54. .pupd = STM32_GPIO_PUPD_NO,
  55. .af = STM32_GPIO_AF12
  56. };
  57. static const struct stm32_gpio_dsc ext_ram_fmc_gpio[] = {
  58. /* Chip is LQFP144, see DM00077036.pdf for details */
  59. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_10}, /* 79, FMC_D15 */
  60. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_9}, /* 78, FMC_D14 */
  61. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_8}, /* 77, FMC_D13 */
  62. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_15}, /* 68, FMC_D12 */
  63. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_14}, /* 67, FMC_D11 */
  64. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_13}, /* 66, FMC_D10 */
  65. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_12}, /* 65, FMC_D9 */
  66. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_11}, /* 64, FMC_D8 */
  67. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_10}, /* 63, FMC_D7 */
  68. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_9}, /* 60, FMC_D6 */
  69. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_8}, /* 59, FMC_D5 */
  70. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_7}, /* 58, FMC_D4 */
  71. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_1}, /* 115, FMC_D3 */
  72. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_0}, /* 114, FMC_D2 */
  73. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_15}, /* 86, FMC_D1 */
  74. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_14}, /* 85, FMC_D0 */
  75. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_1}, /* 142, FMC_NBL1 */
  76. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_0}, /* 141, FMC_NBL0 */
  77. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_5}, /* 90, FMC_A15, BA1 */
  78. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_4}, /* 89, FMC_A14, BA0 */
  79. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_1}, /* 57, FMC_A11 */
  80. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_0}, /* 56, FMC_A10 */
  81. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_15}, /* 55, FMC_A9 */
  82. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_14}, /* 54, FMC_A8 */
  83. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_13}, /* 53, FMC_A7 */
  84. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_12}, /* 50, FMC_A6 */
  85. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_5}, /* 15, FMC_A5 */
  86. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_4}, /* 14, FMC_A4 */
  87. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_3}, /* 13, FMC_A3 */
  88. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_2}, /* 12, FMC_A2 */
  89. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_1}, /* 11, FMC_A1 */
  90. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_0}, /* 10, FMC_A0 */
  91. {STM32_GPIO_PORT_B, STM32_GPIO_PIN_6}, /* 136, SDRAM_NE */
  92. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_11}, /* 49, SDRAM_NRAS */
  93. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_15}, /* 132, SDRAM_NCAS */
  94. {STM32_GPIO_PORT_C, STM32_GPIO_PIN_0}, /* 26, SDRAM_NWE */
  95. {STM32_GPIO_PORT_B, STM32_GPIO_PIN_5}, /* 135, SDRAM_CKE */
  96. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_8}, /* 93, SDRAM_CLK */
  97. };
  98. static int fmc_setup_gpio(void)
  99. {
  100. int rv = 0;
  101. int i;
  102. for (i = 0; i < ARRAY_SIZE(ext_ram_fmc_gpio); i++) {
  103. rv = stm32_gpio_config(&ext_ram_fmc_gpio[i],
  104. &gpio_ctl_fmc);
  105. if (rv)
  106. goto out;
  107. }
  108. out:
  109. return rv;
  110. }
  111. /*
  112. * STM32 RCC FMC specific definitions
  113. */
  114. #define STM32_RCC_ENR_FMC (1 << 0) /* FMC module clock */
  115. static inline u32 _ns2clk(u32 ns, u32 freq)
  116. {
  117. u32 tmp = freq/1000000;
  118. return (tmp * ns) / 1000;
  119. }
  120. #define NS2CLK(ns) (_ns2clk(ns, freq))
  121. /*
  122. * Following are timings for IS42S16400J, from corresponding datasheet
  123. */
  124. #define SDRAM_CAS 3 /* 3 cycles */
  125. #define SDRAM_NB 1 /* Number of banks */
  126. #define SDRAM_MWID 1 /* 16 bit memory */
  127. #define SDRAM_NR 0x1 /* 12-bit row */
  128. #define SDRAM_NC 0x0 /* 8-bit col */
  129. #define SDRAM_RBURST 0x1 /* Single read requests always as bursts */
  130. #define SDRAM_RPIPE 0x0 /* No HCLK clock cycle delay */
  131. #define SDRAM_TRRD (NS2CLK(14) - 1)
  132. #define SDRAM_TRCD (NS2CLK(15) - 1)
  133. #define SDRAM_TRP (NS2CLK(15) - 1)
  134. #define SDRAM_TRAS (NS2CLK(42) - 1)
  135. #define SDRAM_TRC (NS2CLK(63) - 1)
  136. #define SDRAM_TRFC (NS2CLK(63) - 1)
  137. #define SDRAM_TCDL (1 - 1)
  138. #define SDRAM_TRDL (2 - 1)
  139. #define SDRAM_TBDL (1 - 1)
  140. #define SDRAM_TREF 1386
  141. #define SDRAM_TCCD (1 - 1)
  142. #define SDRAM_TXSR (NS2CLK(70) - 1)/* Row cycle time after precharge */
  143. #define SDRAM_TMRD (3 - 1) /* Page 10, Mode Register Set */
  144. /* Last data-in to row precharge, need also comply ineq from RM 37.7.5 */
  145. #define SDRAM_TWR max(\
  146. (int)max((int)SDRAM_TRDL, (int)(SDRAM_TRAS - SDRAM_TRCD - 1)), \
  147. (int)(SDRAM_TRC - SDRAM_TRCD - SDRAM_TRP - 2)\
  148. )
  149. #define SDRAM_MODE_BL_SHIFT 0
  150. #define SDRAM_MODE_CAS_SHIFT 4
  151. #define SDRAM_MODE_BL 0
  152. #define SDRAM_MODE_CAS SDRAM_CAS
  153. int dram_init(void)
  154. {
  155. u32 freq;
  156. int rv;
  157. rv = fmc_setup_gpio();
  158. if (rv)
  159. return rv;
  160. setbits_le32(&STM32_RCC->ahb3enr, STM32_RCC_ENR_FMC);
  161. /*
  162. * Get frequency for NS2CLK calculation.
  163. */
  164. freq = clock_get(CLOCK_AHB) / CONFIG_SYS_RAM_FREQ_DIV;
  165. writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT
  166. | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT
  167. | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT,
  168. &STM32_SDRAM_FMC->sdcr1);
  169. writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT
  170. | SDRAM_CAS << FMC_SDCR_CAS_SHIFT
  171. | SDRAM_NB << FMC_SDCR_NB_SHIFT
  172. | SDRAM_MWID << FMC_SDCR_MWID_SHIFT
  173. | SDRAM_NR << FMC_SDCR_NR_SHIFT
  174. | SDRAM_NC << FMC_SDCR_NC_SHIFT
  175. | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT
  176. | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT,
  177. &STM32_SDRAM_FMC->sdcr2);
  178. writel(SDRAM_TRP << FMC_SDTR_TRP_SHIFT
  179. | SDRAM_TRC << FMC_SDTR_TRC_SHIFT,
  180. &STM32_SDRAM_FMC->sdtr1);
  181. writel(SDRAM_TRCD << FMC_SDTR_TRCD_SHIFT
  182. | SDRAM_TRP << FMC_SDTR_TRP_SHIFT
  183. | SDRAM_TWR << FMC_SDTR_TWR_SHIFT
  184. | SDRAM_TRC << FMC_SDTR_TRC_SHIFT
  185. | SDRAM_TRAS << FMC_SDTR_TRAS_SHIFT
  186. | SDRAM_TXSR << FMC_SDTR_TXSR_SHIFT
  187. | SDRAM_TMRD << FMC_SDTR_TMRD_SHIFT,
  188. &STM32_SDRAM_FMC->sdtr2);
  189. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_START_CLOCK,
  190. &STM32_SDRAM_FMC->sdcmr);
  191. udelay(200); /* 200 us delay, page 10, "Power-Up" */
  192. FMC_BUSY_WAIT();
  193. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_PRECHARGE,
  194. &STM32_SDRAM_FMC->sdcmr);
  195. udelay(100);
  196. FMC_BUSY_WAIT();
  197. writel((FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_AUTOREFRESH
  198. | 7 << FMC_SDCMR_NRFS_SHIFT), &STM32_SDRAM_FMC->sdcmr);
  199. udelay(100);
  200. FMC_BUSY_WAIT();
  201. writel(FMC_SDCMR_BANK_2 | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
  202. | SDRAM_MODE_CAS << SDRAM_MODE_CAS_SHIFT)
  203. << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
  204. &STM32_SDRAM_FMC->sdcmr);
  205. udelay(100);
  206. FMC_BUSY_WAIT();
  207. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_NORMAL,
  208. &STM32_SDRAM_FMC->sdcmr);
  209. FMC_BUSY_WAIT();
  210. /* Refresh timer */
  211. writel(SDRAM_TREF, &STM32_SDRAM_FMC->sdrtr);
  212. /*
  213. * Fill in global info with description of SRAM configuration
  214. */
  215. gd->bd->bi_dram[0].start = CONFIG_SYS_RAM_BASE;
  216. gd->bd->bi_dram[0].size = CONFIG_SYS_RAM_SIZE;
  217. gd->ram_size = CONFIG_SYS_RAM_SIZE;
  218. return rv;
  219. }
  220. u32 get_board_rev(void)
  221. {
  222. return 0;
  223. }
  224. int board_early_init_f(void)
  225. {
  226. int res;
  227. res = uart1_setup_gpio();
  228. if (res)
  229. return res;
  230. return 0;
  231. }
  232. int board_init(void)
  233. {
  234. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  235. return 0;
  236. }