fsl_i2c.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * Copyright 2006,2009 Freescale Semiconductor, Inc.
  3. *
  4. * 2012, Heiko Schocher, DENX Software Engineering, hs@denx.de.
  5. * Changes for multibus/multiadapter I2C support.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #include <common.h>
  10. #include <command.h>
  11. #include <i2c.h> /* Functional interface */
  12. #include <asm/io.h>
  13. #include <asm/fsl_i2c.h> /* HW definitions */
  14. /* The maximum number of microseconds we will wait until another master has
  15. * released the bus. If not defined in the board header file, then use a
  16. * generic value.
  17. */
  18. #ifndef CONFIG_I2C_MBB_TIMEOUT
  19. #define CONFIG_I2C_MBB_TIMEOUT 100000
  20. #endif
  21. /* The maximum number of microseconds we will wait for a read or write
  22. * operation to complete. If not defined in the board header file, then use a
  23. * generic value.
  24. */
  25. #ifndef CONFIG_I2C_TIMEOUT
  26. #define CONFIG_I2C_TIMEOUT 100000
  27. #endif
  28. #define I2C_READ_BIT 1
  29. #define I2C_WRITE_BIT 0
  30. DECLARE_GLOBAL_DATA_PTR;
  31. static const struct fsl_i2c_base *i2c_base[4] = {
  32. (struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C_OFFSET),
  33. #ifdef CONFIG_SYS_FSL_I2C2_OFFSET
  34. (struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C2_OFFSET),
  35. #endif
  36. #ifdef CONFIG_SYS_FSL_I2C3_OFFSET
  37. (struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C3_OFFSET),
  38. #endif
  39. #ifdef CONFIG_SYS_FSL_I2C4_OFFSET
  40. (struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C4_OFFSET)
  41. #endif
  42. };
  43. /* I2C speed map for a DFSR value of 1 */
  44. /*
  45. * Map I2C frequency dividers to FDR and DFSR values
  46. *
  47. * This structure is used to define the elements of a table that maps I2C
  48. * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
  49. * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
  50. * Sampling Rate (DFSR) registers.
  51. *
  52. * The actual table should be defined in the board file, and it must be called
  53. * fsl_i2c_speed_map[].
  54. *
  55. * The last entry of the table must have a value of {-1, X}, where X is same
  56. * FDR/DFSR values as the second-to-last entry. This guarantees that any
  57. * search through the array will always find a match.
  58. *
  59. * The values of the divider must be in increasing numerical order, i.e.
  60. * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
  61. *
  62. * For this table, the values are based on a value of 1 for the DFSR
  63. * register. See the application note AN2919 "Determining the I2C Frequency
  64. * Divider Ratio for SCL"
  65. *
  66. * ColdFire I2C frequency dividers for FDR values are different from
  67. * PowerPC. The protocol to use the I2C module is still the same.
  68. * A different table is defined and are based on MCF5xxx user manual.
  69. *
  70. */
  71. static const struct {
  72. unsigned short divider;
  73. u8 fdr;
  74. } fsl_i2c_speed_map[] = {
  75. #ifdef __M68K__
  76. {20, 32}, {22, 33}, {24, 34}, {26, 35},
  77. {28, 0}, {28, 36}, {30, 1}, {32, 37},
  78. {34, 2}, {36, 38}, {40, 3}, {40, 39},
  79. {44, 4}, {48, 5}, {48, 40}, {56, 6},
  80. {56, 41}, {64, 42}, {68, 7}, {72, 43},
  81. {80, 8}, {80, 44}, {88, 9}, {96, 41},
  82. {104, 10}, {112, 42}, {128, 11}, {128, 43},
  83. {144, 12}, {160, 13}, {160, 48}, {192, 14},
  84. {192, 49}, {224, 50}, {240, 15}, {256, 51},
  85. {288, 16}, {320, 17}, {320, 52}, {384, 18},
  86. {384, 53}, {448, 54}, {480, 19}, {512, 55},
  87. {576, 20}, {640, 21}, {640, 56}, {768, 22},
  88. {768, 57}, {960, 23}, {896, 58}, {1024, 59},
  89. {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
  90. {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
  91. {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
  92. {-1, 31}
  93. #endif
  94. };
  95. /**
  96. * Set the I2C bus speed for a given I2C device
  97. *
  98. * @param base: the I2C device registers
  99. * @i2c_clk: I2C bus clock frequency
  100. * @speed: the desired speed of the bus
  101. *
  102. * The I2C device must be stopped before calling this function.
  103. *
  104. * The return value is the actual bus speed that is set.
  105. */
  106. static unsigned int set_i2c_bus_speed(const struct fsl_i2c_base *base,
  107. unsigned int i2c_clk, unsigned int speed)
  108. {
  109. unsigned short divider = min(i2c_clk / speed, (unsigned int)USHRT_MAX);
  110. /*
  111. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  112. * is equal to or lower than the requested speed. That means that we
  113. * want the first divider that is equal to or greater than the
  114. * calculated divider.
  115. */
  116. #ifdef __PPC__
  117. u8 dfsr, fdr = 0x31; /* Default if no FDR found */
  118. /* a, b and dfsr matches identifiers A,B and C respectively in AN2919 */
  119. unsigned short a, b, ga, gb;
  120. unsigned long c_div, est_div;
  121. #ifdef CONFIG_FSL_I2C_CUSTOM_DFSR
  122. dfsr = CONFIG_FSL_I2C_CUSTOM_DFSR;
  123. #else
  124. /* Condition 1: dfsr <= 50/T */
  125. dfsr = (5 * (i2c_clk / 1000)) / 100000;
  126. #endif
  127. #ifdef CONFIG_FSL_I2C_CUSTOM_FDR
  128. fdr = CONFIG_FSL_I2C_CUSTOM_FDR;
  129. speed = i2c_clk / divider; /* Fake something */
  130. #else
  131. debug("Requested speed:%d, i2c_clk:%d\n", speed, i2c_clk);
  132. if (!dfsr)
  133. dfsr = 1;
  134. est_div = ~0;
  135. for (ga = 0x4, a = 10; a <= 30; ga++, a += 2) {
  136. for (gb = 0; gb < 8; gb++) {
  137. b = 16 << gb;
  138. c_div = b * (a + ((3*dfsr)/b)*2);
  139. if ((c_div > divider) && (c_div < est_div)) {
  140. unsigned short bin_gb, bin_ga;
  141. est_div = c_div;
  142. bin_gb = gb << 2;
  143. bin_ga = (ga & 0x3) | ((ga & 0x4) << 3);
  144. fdr = bin_gb | bin_ga;
  145. speed = i2c_clk / est_div;
  146. debug("FDR:0x%.2x, div:%ld, ga:0x%x, gb:0x%x, "
  147. "a:%d, b:%d, speed:%d\n",
  148. fdr, est_div, ga, gb, a, b, speed);
  149. /* Condition 2 not accounted for */
  150. debug("Tr <= %d ns\n",
  151. (b - 3 * dfsr) * 1000000 /
  152. (i2c_clk / 1000));
  153. }
  154. }
  155. if (a == 20)
  156. a += 2;
  157. if (a == 24)
  158. a += 4;
  159. }
  160. debug("divider:%d, est_div:%ld, DFSR:%d\n", divider, est_div, dfsr);
  161. debug("FDR:0x%.2x, speed:%d\n", fdr, speed);
  162. #endif
  163. writeb(dfsr, &base->dfsrr); /* set default filter */
  164. writeb(fdr, &base->fdr); /* set bus speed */
  165. #else
  166. unsigned int i;
  167. for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
  168. if (fsl_i2c_speed_map[i].divider >= divider) {
  169. u8 fdr;
  170. fdr = fsl_i2c_speed_map[i].fdr;
  171. speed = i2c_clk / fsl_i2c_speed_map[i].divider;
  172. writeb(fdr, &base->fdr); /* set bus speed */
  173. break;
  174. }
  175. #endif
  176. return speed;
  177. }
  178. static unsigned int get_i2c_clock(int bus)
  179. {
  180. if (bus)
  181. return gd->arch.i2c2_clk; /* I2C2 clock */
  182. else
  183. return gd->arch.i2c1_clk; /* I2C1 clock */
  184. }
  185. static int fsl_i2c_fixup(const struct fsl_i2c_base *base)
  186. {
  187. const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
  188. unsigned long long timeval = 0;
  189. int ret = -1;
  190. unsigned int flags = 0;
  191. #ifdef CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  192. unsigned int svr = get_svr();
  193. if ((SVR_SOC_VER(svr) == SVR_8548 && IS_SVR_REV(svr, 3, 1)) ||
  194. (SVR_REV(svr) <= CONFIG_SYS_FSL_A004447_SVR_REV))
  195. flags = I2C_CR_BIT6;
  196. #endif
  197. writeb(I2C_CR_MEN | I2C_CR_MSTA, &base->cr);
  198. timeval = get_ticks();
  199. while (!(readb(&base->sr) & I2C_SR_MBB)) {
  200. if ((get_ticks() - timeval) > timeout)
  201. goto err;
  202. }
  203. if (readb(&base->sr) & I2C_SR_MAL) {
  204. /* SDA is stuck low */
  205. writeb(0, &base->cr);
  206. udelay(100);
  207. writeb(I2C_CR_MSTA | flags, &base->cr);
  208. writeb(I2C_CR_MEN | I2C_CR_MSTA | flags, &base->cr);
  209. }
  210. readb(&base->dr);
  211. timeval = get_ticks();
  212. while (!(readb(&base->sr) & I2C_SR_MIF)) {
  213. if ((get_ticks() - timeval) > timeout)
  214. goto err;
  215. }
  216. ret = 0;
  217. err:
  218. writeb(I2C_CR_MEN | flags, &base->cr);
  219. writeb(0, &base->sr);
  220. udelay(100);
  221. return ret;
  222. }
  223. static void __i2c_init(const struct fsl_i2c_base *base, int speed, int
  224. slaveadd, int i2c_clk, int busnum)
  225. {
  226. const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
  227. unsigned long long timeval;
  228. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  229. /* Call board specific i2c bus reset routine before accessing the
  230. * environment, which might be in a chip on that bus. For details
  231. * about this problem see doc/I2C_Edge_Conditions.
  232. */
  233. i2c_init_board();
  234. #endif
  235. writeb(0, &base->cr); /* stop I2C controller */
  236. udelay(5); /* let it shutdown in peace */
  237. set_i2c_bus_speed(base, i2c_clk, speed);
  238. writeb(slaveadd << 1, &base->adr);/* write slave address */
  239. writeb(0x0, &base->sr); /* clear status register */
  240. writeb(I2C_CR_MEN, &base->cr); /* start I2C controller */
  241. timeval = get_ticks();
  242. while (readb(&base->sr) & I2C_SR_MBB) {
  243. if ((get_ticks() - timeval) < timeout)
  244. continue;
  245. if (fsl_i2c_fixup(base))
  246. debug("i2c_init: BUS#%d failed to init\n",
  247. busnum);
  248. break;
  249. }
  250. #ifdef CONFIG_SYS_I2C_BOARD_LATE_INIT
  251. /* Call board specific i2c bus reset routine AFTER the bus has been
  252. * initialized. Use either this callpoint or i2c_init_board;
  253. * which is called before i2c_init operations.
  254. * For details about this problem see doc/I2C_Edge_Conditions.
  255. */
  256. i2c_board_late_init();
  257. #endif
  258. }
  259. static int
  260. i2c_wait4bus(const struct fsl_i2c_base *base)
  261. {
  262. unsigned long long timeval = get_ticks();
  263. const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
  264. while (readb(&base->sr) & I2C_SR_MBB) {
  265. if ((get_ticks() - timeval) > timeout)
  266. return -1;
  267. }
  268. return 0;
  269. }
  270. static inline int
  271. i2c_wait(const struct fsl_i2c_base *base, int write)
  272. {
  273. u32 csr;
  274. unsigned long long timeval = get_ticks();
  275. const unsigned long long timeout = usec2ticks(CONFIG_I2C_TIMEOUT);
  276. do {
  277. csr = readb(&base->sr);
  278. if (!(csr & I2C_SR_MIF))
  279. continue;
  280. /* Read again to allow register to stabilise */
  281. csr = readb(&base->sr);
  282. writeb(0x0, &base->sr);
  283. if (csr & I2C_SR_MAL) {
  284. debug("i2c_wait: MAL\n");
  285. return -1;
  286. }
  287. if (!(csr & I2C_SR_MCF)) {
  288. debug("i2c_wait: unfinished\n");
  289. return -1;
  290. }
  291. if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
  292. debug("i2c_wait: No RXACK\n");
  293. return -1;
  294. }
  295. return 0;
  296. } while ((get_ticks() - timeval) < timeout);
  297. debug("i2c_wait: timed out\n");
  298. return -1;
  299. }
  300. static inline int
  301. i2c_write_addr(const struct fsl_i2c_base *base, u8 dev, u8 dir, int rsta)
  302. {
  303. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
  304. | (rsta ? I2C_CR_RSTA : 0),
  305. &base->cr);
  306. writeb((dev << 1) | dir, &base->dr);
  307. if (i2c_wait(base, I2C_WRITE_BIT) < 0)
  308. return 0;
  309. return 1;
  310. }
  311. static inline int
  312. __i2c_write_data(const struct fsl_i2c_base *base, u8 *data, int length)
  313. {
  314. int i;
  315. for (i = 0; i < length; i++) {
  316. writeb(data[i], &base->dr);
  317. if (i2c_wait(base, I2C_WRITE_BIT) < 0)
  318. break;
  319. }
  320. return i;
  321. }
  322. static inline int
  323. __i2c_read_data(const struct fsl_i2c_base *base, u8 *data, int length)
  324. {
  325. int i;
  326. writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
  327. &base->cr);
  328. /* dummy read */
  329. readb(&base->dr);
  330. for (i = 0; i < length; i++) {
  331. if (i2c_wait(base, I2C_READ_BIT) < 0)
  332. break;
  333. /* Generate ack on last next to last byte */
  334. if (i == length - 2)
  335. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
  336. &base->cr);
  337. /* Do not generate stop on last byte */
  338. if (i == length - 1)
  339. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
  340. &base->cr);
  341. data[i] = readb(&base->dr);
  342. }
  343. return i;
  344. }
  345. static int
  346. __i2c_read(const struct fsl_i2c_base *base, u8 chip_addr, u8 *offset, int olen,
  347. u8 *data, int dlen)
  348. {
  349. int ret = -1; /* signal error */
  350. if (i2c_wait4bus(base) < 0)
  351. return -1;
  352. /* Some drivers use offset lengths in excess of 4 bytes. These drivers
  353. * adhere to the following convention:
  354. * - the offset length is passed as negative (that is, the absolute
  355. * value of olen is the actual offset length)
  356. * - the offset itself is passed in data, which is overwritten by the
  357. * subsequent read operation
  358. */
  359. if (olen < 0) {
  360. if (i2c_write_addr(base, chip_addr, I2C_WRITE_BIT, 0) != 0)
  361. ret = __i2c_write_data(base, data, -olen);
  362. if (ret != -olen)
  363. return -1;
  364. if (dlen && i2c_write_addr(base, chip_addr,
  365. I2C_READ_BIT, 1) != 0)
  366. ret = __i2c_read_data(base, data, dlen);
  367. } else {
  368. if ((!dlen || olen > 0) &&
  369. i2c_write_addr(base, chip_addr, I2C_WRITE_BIT, 0) != 0 &&
  370. __i2c_write_data(base, offset, olen) == olen)
  371. ret = 0; /* No error so far */
  372. if (dlen && i2c_write_addr(base, chip_addr, I2C_READ_BIT,
  373. olen ? 1 : 0) != 0)
  374. ret = __i2c_read_data(base, data, dlen);
  375. }
  376. writeb(I2C_CR_MEN, &base->cr);
  377. if (i2c_wait4bus(base)) /* Wait until STOP */
  378. debug("i2c_read: wait4bus timed out\n");
  379. if (ret == dlen)
  380. return 0;
  381. return -1;
  382. }
  383. static int
  384. __i2c_write(const struct fsl_i2c_base *base, u8 chip_addr, u8 *offset, int olen,
  385. u8 *data, int dlen)
  386. {
  387. int ret = -1; /* signal error */
  388. if (i2c_wait4bus(base) < 0)
  389. return -1;
  390. if (i2c_write_addr(base, chip_addr, I2C_WRITE_BIT, 0) != 0 &&
  391. __i2c_write_data(base, offset, olen) == olen) {
  392. ret = __i2c_write_data(base, data, dlen);
  393. }
  394. writeb(I2C_CR_MEN, &base->cr);
  395. if (i2c_wait4bus(base)) /* Wait until STOP */
  396. debug("i2c_write: wait4bus timed out\n");
  397. if (ret == dlen)
  398. return 0;
  399. return -1;
  400. }
  401. static int
  402. __i2c_probe_chip(const struct fsl_i2c_base *base, uchar chip)
  403. {
  404. /* For unknow reason the controller will ACK when
  405. * probing for a slave with the same address, so skip
  406. * it.
  407. */
  408. if (chip == (readb(&base->adr) >> 1))
  409. return -1;
  410. return __i2c_read(base, chip, 0, 0, NULL, 0);
  411. }
  412. static unsigned int __i2c_set_bus_speed(const struct fsl_i2c_base *base,
  413. unsigned int speed, int i2c_clk)
  414. {
  415. writeb(0, &base->cr); /* stop controller */
  416. set_i2c_bus_speed(base, i2c_clk, speed);
  417. writeb(I2C_CR_MEN, &base->cr); /* start controller */
  418. return 0;
  419. }
  420. static void fsl_i2c_init(struct i2c_adapter *adap, int speed, int slaveadd)
  421. {
  422. __i2c_init(i2c_base[adap->hwadapnr], speed, slaveadd,
  423. get_i2c_clock(adap->hwadapnr), adap->hwadapnr);
  424. }
  425. static int
  426. fsl_i2c_probe_chip(struct i2c_adapter *adap, uchar chip)
  427. {
  428. return __i2c_probe_chip(i2c_base[adap->hwadapnr], chip);
  429. }
  430. static int
  431. fsl_i2c_read(struct i2c_adapter *adap, u8 chip_addr, uint offset, int olen,
  432. u8 *data, int dlen)
  433. {
  434. u8 *o = (u8 *)&offset;
  435. return __i2c_read(i2c_base[adap->hwadapnr], chip_addr, &o[4 - olen],
  436. olen, data, dlen);
  437. }
  438. static int
  439. fsl_i2c_write(struct i2c_adapter *adap, u8 chip_addr, uint offset, int olen,
  440. u8 *data, int dlen)
  441. {
  442. u8 *o = (u8 *)&offset;
  443. return __i2c_write(i2c_base[adap->hwadapnr], chip_addr, &o[4 - olen],
  444. olen, data, dlen);
  445. }
  446. static unsigned int fsl_i2c_set_bus_speed(struct i2c_adapter *adap,
  447. unsigned int speed)
  448. {
  449. return __i2c_set_bus_speed(i2c_base[adap->hwadapnr], speed,
  450. get_i2c_clock(adap->hwadapnr));
  451. }
  452. /*
  453. * Register fsl i2c adapters
  454. */
  455. U_BOOT_I2C_ADAP_COMPLETE(fsl_0, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
  456. fsl_i2c_write, fsl_i2c_set_bus_speed,
  457. CONFIG_SYS_FSL_I2C_SPEED, CONFIG_SYS_FSL_I2C_SLAVE,
  458. 0)
  459. #ifdef CONFIG_SYS_FSL_I2C2_OFFSET
  460. U_BOOT_I2C_ADAP_COMPLETE(fsl_1, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
  461. fsl_i2c_write, fsl_i2c_set_bus_speed,
  462. CONFIG_SYS_FSL_I2C2_SPEED, CONFIG_SYS_FSL_I2C2_SLAVE,
  463. 1)
  464. #endif
  465. #ifdef CONFIG_SYS_FSL_I2C3_OFFSET
  466. U_BOOT_I2C_ADAP_COMPLETE(fsl_2, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
  467. fsl_i2c_write, fsl_i2c_set_bus_speed,
  468. CONFIG_SYS_FSL_I2C3_SPEED, CONFIG_SYS_FSL_I2C3_SLAVE,
  469. 2)
  470. #endif
  471. #ifdef CONFIG_SYS_FSL_I2C4_OFFSET
  472. U_BOOT_I2C_ADAP_COMPLETE(fsl_3, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
  473. fsl_i2c_write, fsl_i2c_set_bus_speed,
  474. CONFIG_SYS_FSL_I2C4_SPEED, CONFIG_SYS_FSL_I2C4_SLAVE,
  475. 3)
  476. #endif