hardware.h 815 B

12345678910111213141516171819202122232425262728293031323334
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2016 - 2018 Xilinx, Inc.
  4. */
  5. #define VERSAL_CRL_APB_BASEADDR 0xFF5E0000
  6. #define CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT BIT(25)
  7. #define IOU_SWITCH_CTRL_CLKACT_BIT BIT(25)
  8. #define IOU_SWITCH_CTRL_DIVISOR0_SHIFT 8
  9. struct crlapb_regs {
  10. u32 reserved0[69];
  11. u32 iou_switch_ctrl; /* 0x114 */
  12. u32 reserved1[13];
  13. u32 timestamp_ref_ctrl; /* 0x14c */
  14. u32 reserved2[126];
  15. u32 rst_timestamp; /* 0x348 */
  16. };
  17. #define crlapb_base ((struct crlapb_regs *)VERSAL_CRL_APB_BASEADDR)
  18. #define VERSAL_IOU_SCNTR_SECURE 0xFF140000
  19. #define IOU_SCNTRS_CONTROL_EN 1
  20. struct iou_scntrs_regs {
  21. u32 counter_control_register; /* 0x0 */
  22. u32 reserved0[7];
  23. u32 base_frequency_id_register; /* 0x20 */
  24. };
  25. #define iou_scntr_secure ((struct iou_scntrs_regs *)VERSAL_IOU_SCNTR_SECURE)