clock-apq8096.c 1.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061
  1. // SPDX-License-Identifier: BSD-3-Clause
  2. /*
  3. * Clock drivers for Qualcomm APQ8096
  4. *
  5. * (C) Copyright 2017 Jorge Ramirez Ortiz <jorge.ramirez-ortiz@linaro.org>
  6. *
  7. * Based on Little Kernel driver, simplified
  8. */
  9. #include <common.h>
  10. #include <clk-uclass.h>
  11. #include <dm.h>
  12. #include <errno.h>
  13. #include <asm/io.h>
  14. #include <linux/bitops.h>
  15. #include "clock-snapdragon.h"
  16. /* GPLL0 clock control registers */
  17. #define GPLL0_STATUS_ACTIVE BIT(30)
  18. #define APCS_GPLL_ENA_VOTE_GPLL0 BIT(0)
  19. static const struct bcr_regs sdc_regs = {
  20. .cfg_rcgr = SDCC2_CFG_RCGR,
  21. .cmd_rcgr = SDCC2_CMD_RCGR,
  22. .M = SDCC2_M,
  23. .N = SDCC2_N,
  24. .D = SDCC2_D,
  25. };
  26. static const struct pll_vote_clk gpll0_vote_clk = {
  27. .status = GPLL0_STATUS,
  28. .status_bit = GPLL0_STATUS_ACTIVE,
  29. .ena_vote = APCS_GPLL_ENA_VOTE,
  30. .vote_bit = APCS_GPLL_ENA_VOTE_GPLL0,
  31. };
  32. static int clk_init_sdc(struct msm_clk_priv *priv, uint rate)
  33. {
  34. int div = 3;
  35. clk_enable_cbc(priv->base + SDCC2_AHB_CBCR);
  36. clk_rcg_set_rate_mnd(priv->base, &sdc_regs, div, 0, 0,
  37. CFG_CLK_SRC_GPLL0);
  38. clk_enable_gpll0(priv->base, &gpll0_vote_clk);
  39. clk_enable_cbc(priv->base + SDCC2_APPS_CBCR);
  40. return rate;
  41. }
  42. ulong msm_set_rate(struct clk *clk, ulong rate)
  43. {
  44. struct msm_clk_priv *priv = dev_get_priv(clk->dev);
  45. switch (clk->id) {
  46. case 0: /* SDC1 */
  47. return clk_init_sdc(priv, rate);
  48. break;
  49. default:
  50. return 0;
  51. }
  52. }