sysctr.h 1.3 KB

1234567891011121314151617181920212223242526272829303132333435
  1. /*
  2. * Copyright (c) 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef _TEGRA114_SYSCTR_H_
  17. #define _TEGRA114_SYSCTR_H_
  18. struct sysctr_ctlr {
  19. u32 cntcr; /* 0x00: SYSCTR0_CNTCR Counter Control */
  20. u32 cntsr; /* 0x04: SYSCTR0_CNTSR Counter Status */
  21. u32 cntcv0; /* 0x08: SYSCTR0_CNTCV0 Counter Count 31:00 */
  22. u32 cntcv1; /* 0x0C: SYSCTR0_CNTCV1 Counter Count 63:32 */
  23. u32 reserved1[4]; /* 0x10 - 0x1C */
  24. u32 cntfid0; /* 0x20: SYSCTR0_CNTFID0 Freq Table Entry */
  25. u32 cntfid1; /* 0x24: SYSCTR0_CNTFID1 Freq Table End */
  26. u32 reserved2[1002]; /* 0x28 - 0xFCC */
  27. u32 counterid[12]; /* 0xFD0 - 0xFxx CounterID regs, RO */
  28. };
  29. #define TSC_CNTCR_ENABLE (1 << 0) /* Enable */
  30. #define TSC_CNTCR_HDBG (1 << 1) /* Halt on debug */
  31. #endif /* _TEGRA114_SYSCTR_H_ */