pinmux.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * Copyright (c) 2010-2014, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _TEGRA114_PINMUX_H_
  7. #define _TEGRA114_PINMUX_H_
  8. enum pmux_pingrp {
  9. PMUX_PINGRP_ULPI_DATA0_PO1,
  10. PMUX_PINGRP_ULPI_DATA1_PO2,
  11. PMUX_PINGRP_ULPI_DATA2_PO3,
  12. PMUX_PINGRP_ULPI_DATA3_PO4,
  13. PMUX_PINGRP_ULPI_DATA4_PO5,
  14. PMUX_PINGRP_ULPI_DATA5_PO6,
  15. PMUX_PINGRP_ULPI_DATA6_PO7,
  16. PMUX_PINGRP_ULPI_DATA7_PO0,
  17. PMUX_PINGRP_ULPI_CLK_PY0,
  18. PMUX_PINGRP_ULPI_DIR_PY1,
  19. PMUX_PINGRP_ULPI_NXT_PY2,
  20. PMUX_PINGRP_ULPI_STP_PY3,
  21. PMUX_PINGRP_DAP3_FS_PP0,
  22. PMUX_PINGRP_DAP3_DIN_PP1,
  23. PMUX_PINGRP_DAP3_DOUT_PP2,
  24. PMUX_PINGRP_DAP3_SCLK_PP3,
  25. PMUX_PINGRP_PV0,
  26. PMUX_PINGRP_PV1,
  27. PMUX_PINGRP_SDMMC1_CLK_PZ0,
  28. PMUX_PINGRP_SDMMC1_CMD_PZ1,
  29. PMUX_PINGRP_SDMMC1_DAT3_PY4,
  30. PMUX_PINGRP_SDMMC1_DAT2_PY5,
  31. PMUX_PINGRP_SDMMC1_DAT1_PY6,
  32. PMUX_PINGRP_SDMMC1_DAT0_PY7,
  33. PMUX_PINGRP_CLK2_OUT_PW5 = (0x68 / 4),
  34. PMUX_PINGRP_CLK2_REQ_PCC5,
  35. PMUX_PINGRP_HDMI_INT_PN7 = (0x110 / 4),
  36. PMUX_PINGRP_DDC_SCL_PV4,
  37. PMUX_PINGRP_DDC_SDA_PV5,
  38. PMUX_PINGRP_UART2_RXD_PC3 = (0x164 / 4),
  39. PMUX_PINGRP_UART2_TXD_PC2,
  40. PMUX_PINGRP_UART2_RTS_N_PJ6,
  41. PMUX_PINGRP_UART2_CTS_N_PJ5,
  42. PMUX_PINGRP_UART3_TXD_PW6,
  43. PMUX_PINGRP_UART3_RXD_PW7,
  44. PMUX_PINGRP_UART3_CTS_N_PA1,
  45. PMUX_PINGRP_UART3_RTS_N_PC0,
  46. PMUX_PINGRP_PU0,
  47. PMUX_PINGRP_PU1,
  48. PMUX_PINGRP_PU2,
  49. PMUX_PINGRP_PU3,
  50. PMUX_PINGRP_PU4,
  51. PMUX_PINGRP_PU5,
  52. PMUX_PINGRP_PU6,
  53. PMUX_PINGRP_GEN1_I2C_SDA_PC5,
  54. PMUX_PINGRP_GEN1_I2C_SCL_PC4,
  55. PMUX_PINGRP_DAP4_FS_PP4,
  56. PMUX_PINGRP_DAP4_DIN_PP5,
  57. PMUX_PINGRP_DAP4_DOUT_PP6,
  58. PMUX_PINGRP_DAP4_SCLK_PP7,
  59. PMUX_PINGRP_CLK3_OUT_PEE0,
  60. PMUX_PINGRP_CLK3_REQ_PEE1,
  61. PMUX_PINGRP_GMI_WP_N_PC7,
  62. PMUX_PINGRP_GMI_IORDY_PI5,
  63. PMUX_PINGRP_GMI_WAIT_PI7,
  64. PMUX_PINGRP_GMI_ADV_N_PK0,
  65. PMUX_PINGRP_GMI_CLK_PK1,
  66. PMUX_PINGRP_GMI_CS0_N_PJ0,
  67. PMUX_PINGRP_GMI_CS1_N_PJ2,
  68. PMUX_PINGRP_GMI_CS2_N_PK3,
  69. PMUX_PINGRP_GMI_CS3_N_PK4,
  70. PMUX_PINGRP_GMI_CS4_N_PK2,
  71. PMUX_PINGRP_GMI_CS6_N_PI3,
  72. PMUX_PINGRP_GMI_CS7_N_PI6,
  73. PMUX_PINGRP_GMI_AD0_PG0,
  74. PMUX_PINGRP_GMI_AD1_PG1,
  75. PMUX_PINGRP_GMI_AD2_PG2,
  76. PMUX_PINGRP_GMI_AD3_PG3,
  77. PMUX_PINGRP_GMI_AD4_PG4,
  78. PMUX_PINGRP_GMI_AD5_PG5,
  79. PMUX_PINGRP_GMI_AD6_PG6,
  80. PMUX_PINGRP_GMI_AD7_PG7,
  81. PMUX_PINGRP_GMI_AD8_PH0,
  82. PMUX_PINGRP_GMI_AD9_PH1,
  83. PMUX_PINGRP_GMI_AD10_PH2,
  84. PMUX_PINGRP_GMI_AD11_PH3,
  85. PMUX_PINGRP_GMI_AD12_PH4,
  86. PMUX_PINGRP_GMI_AD13_PH5,
  87. PMUX_PINGRP_GMI_AD14_PH6,
  88. PMUX_PINGRP_GMI_AD15_PH7,
  89. PMUX_PINGRP_GMI_A16_PJ7,
  90. PMUX_PINGRP_GMI_A17_PB0,
  91. PMUX_PINGRP_GMI_A18_PB1,
  92. PMUX_PINGRP_GMI_A19_PK7,
  93. PMUX_PINGRP_GMI_WR_N_PI0,
  94. PMUX_PINGRP_GMI_OE_N_PI1,
  95. PMUX_PINGRP_GMI_DQS_P_PJ3,
  96. PMUX_PINGRP_GMI_RST_N_PI4,
  97. PMUX_PINGRP_GEN2_I2C_SCL_PT5,
  98. PMUX_PINGRP_GEN2_I2C_SDA_PT6,
  99. PMUX_PINGRP_SDMMC4_CLK_PCC4,
  100. PMUX_PINGRP_SDMMC4_CMD_PT7,
  101. PMUX_PINGRP_SDMMC4_DAT0_PAA0,
  102. PMUX_PINGRP_SDMMC4_DAT1_PAA1,
  103. PMUX_PINGRP_SDMMC4_DAT2_PAA2,
  104. PMUX_PINGRP_SDMMC4_DAT3_PAA3,
  105. PMUX_PINGRP_SDMMC4_DAT4_PAA4,
  106. PMUX_PINGRP_SDMMC4_DAT5_PAA5,
  107. PMUX_PINGRP_SDMMC4_DAT6_PAA6,
  108. PMUX_PINGRP_SDMMC4_DAT7_PAA7,
  109. PMUX_PINGRP_CAM_MCLK_PCC0 = (0x284 / 4),
  110. PMUX_PINGRP_PCC1,
  111. PMUX_PINGRP_PBB0,
  112. PMUX_PINGRP_CAM_I2C_SCL_PBB1,
  113. PMUX_PINGRP_CAM_I2C_SDA_PBB2,
  114. PMUX_PINGRP_PBB3,
  115. PMUX_PINGRP_PBB4,
  116. PMUX_PINGRP_PBB5,
  117. PMUX_PINGRP_PBB6,
  118. PMUX_PINGRP_PBB7,
  119. PMUX_PINGRP_PCC2,
  120. PMUX_PINGRP_JTAG_RTCK,
  121. PMUX_PINGRP_PWR_I2C_SCL_PZ6,
  122. PMUX_PINGRP_PWR_I2C_SDA_PZ7,
  123. PMUX_PINGRP_KB_ROW0_PR0,
  124. PMUX_PINGRP_KB_ROW1_PR1,
  125. PMUX_PINGRP_KB_ROW2_PR2,
  126. PMUX_PINGRP_KB_ROW3_PR3,
  127. PMUX_PINGRP_KB_ROW4_PR4,
  128. PMUX_PINGRP_KB_ROW5_PR5,
  129. PMUX_PINGRP_KB_ROW6_PR6,
  130. PMUX_PINGRP_KB_ROW7_PR7,
  131. PMUX_PINGRP_KB_ROW8_PS0,
  132. PMUX_PINGRP_KB_ROW9_PS1,
  133. PMUX_PINGRP_KB_ROW10_PS2,
  134. PMUX_PINGRP_KB_COL0_PQ0 = (0x2fc / 4),
  135. PMUX_PINGRP_KB_COL1_PQ1,
  136. PMUX_PINGRP_KB_COL2_PQ2,
  137. PMUX_PINGRP_KB_COL3_PQ3,
  138. PMUX_PINGRP_KB_COL4_PQ4,
  139. PMUX_PINGRP_KB_COL5_PQ5,
  140. PMUX_PINGRP_KB_COL6_PQ6,
  141. PMUX_PINGRP_KB_COL7_PQ7,
  142. PMUX_PINGRP_CLK_32K_OUT_PA0,
  143. PMUX_PINGRP_SYS_CLK_REQ_PZ5,
  144. PMUX_PINGRP_CORE_PWR_REQ,
  145. PMUX_PINGRP_CPU_PWR_REQ,
  146. PMUX_PINGRP_PWR_INT_N,
  147. PMUX_PINGRP_CLK_32K_IN,
  148. PMUX_PINGRP_OWR,
  149. PMUX_PINGRP_DAP1_FS_PN0,
  150. PMUX_PINGRP_DAP1_DIN_PN1,
  151. PMUX_PINGRP_DAP1_DOUT_PN2,
  152. PMUX_PINGRP_DAP1_SCLK_PN3,
  153. PMUX_PINGRP_CLK1_REQ_PEE2,
  154. PMUX_PINGRP_CLK1_OUT_PW4,
  155. PMUX_PINGRP_SPDIF_IN_PK6,
  156. PMUX_PINGRP_SPDIF_OUT_PK5,
  157. PMUX_PINGRP_DAP2_FS_PA2,
  158. PMUX_PINGRP_DAP2_DIN_PA4,
  159. PMUX_PINGRP_DAP2_DOUT_PA5,
  160. PMUX_PINGRP_DAP2_SCLK_PA3,
  161. PMUX_PINGRP_DVFS_PWM_PX0,
  162. PMUX_PINGRP_GPIO_X1_AUD_PX1,
  163. PMUX_PINGRP_GPIO_X3_AUD_PX3,
  164. PMUX_PINGRP_DVFS_CLK_PX2,
  165. PMUX_PINGRP_GPIO_X4_AUD_PX4,
  166. PMUX_PINGRP_GPIO_X5_AUD_PX5,
  167. PMUX_PINGRP_GPIO_X6_AUD_PX6,
  168. PMUX_PINGRP_GPIO_X7_AUD_PX7,
  169. PMUX_PINGRP_SDMMC3_CLK_PA6 = (0x390 / 4),
  170. PMUX_PINGRP_SDMMC3_CMD_PA7,
  171. PMUX_PINGRP_SDMMC3_DAT0_PB7,
  172. PMUX_PINGRP_SDMMC3_DAT1_PB6,
  173. PMUX_PINGRP_SDMMC3_DAT2_PB5,
  174. PMUX_PINGRP_SDMMC3_DAT3_PB4,
  175. PMUX_PINGRP_HDMI_CEC_PEE3 = (0x3e0 / 4),
  176. PMUX_PINGRP_SDMMC1_WP_N_PV3,
  177. PMUX_PINGRP_SDMMC3_CD_N_PV2,
  178. PMUX_PINGRP_GPIO_W2_AUD_PW2,
  179. PMUX_PINGRP_GPIO_W3_AUD_PW3,
  180. PMUX_PINGRP_USB_VBUS_EN0_PN4,
  181. PMUX_PINGRP_USB_VBUS_EN1_PN5,
  182. PMUX_PINGRP_SDMMC3_CLK_LB_IN_PEE5,
  183. PMUX_PINGRP_SDMMC3_CLK_LB_OUT_PEE4,
  184. PMUX_PINGRP_GMI_CLK_LB,
  185. PMUX_PINGRP_RESET_OUT_N,
  186. PMUX_PINGRP_COUNT,
  187. };
  188. enum pmux_drvgrp {
  189. PMUX_DRVGRP_AO1,
  190. PMUX_DRVGRP_AO2,
  191. PMUX_DRVGRP_AT1,
  192. PMUX_DRVGRP_AT2,
  193. PMUX_DRVGRP_AT3,
  194. PMUX_DRVGRP_AT4,
  195. PMUX_DRVGRP_AT5,
  196. PMUX_DRVGRP_CDEV1,
  197. PMUX_DRVGRP_CDEV2,
  198. PMUX_DRVGRP_DAP1 = (0x28 / 4),
  199. PMUX_DRVGRP_DAP2,
  200. PMUX_DRVGRP_DAP3,
  201. PMUX_DRVGRP_DAP4,
  202. PMUX_DRVGRP_DBG,
  203. PMUX_DRVGRP_SDIO3 = (0x48 / 4),
  204. PMUX_DRVGRP_SPI,
  205. PMUX_DRVGRP_UAA,
  206. PMUX_DRVGRP_UAB,
  207. PMUX_DRVGRP_UART2,
  208. PMUX_DRVGRP_UART3,
  209. PMUX_DRVGRP_SDIO1 = (0x84 / 4),
  210. PMUX_DRVGRP_DDC = (0x94 / 4),
  211. PMUX_DRVGRP_GMA,
  212. PMUX_DRVGRP_GME = (0xa8 / 4),
  213. PMUX_DRVGRP_GMF,
  214. PMUX_DRVGRP_GMG,
  215. PMUX_DRVGRP_GMH,
  216. PMUX_DRVGRP_OWR,
  217. PMUX_DRVGRP_UDA,
  218. PMUX_DRVGRP_DEV3 = (0xc4 / 4),
  219. PMUX_DRVGRP_CEC = (0xd0 / 4),
  220. PMUX_DRVGRP_AT6 = (0x12c / 4),
  221. PMUX_DRVGRP_DAP5,
  222. PMUX_DRVGRP_USB_VBUS_EN,
  223. PMUX_DRVGRP_AO3,
  224. PMUX_DRVGRP_HV0,
  225. PMUX_DRVGRP_SDIO4,
  226. PMUX_DRVGRP_AO0,
  227. PMUX_DRVGRP_COUNT,
  228. };
  229. enum pmux_func {
  230. PMUX_FUNC_DEFAULT,
  231. PMUX_FUNC_BLINK,
  232. PMUX_FUNC_CEC,
  233. PMUX_FUNC_CLDVFS,
  234. PMUX_FUNC_CLK,
  235. PMUX_FUNC_CLK12,
  236. PMUX_FUNC_CPU,
  237. PMUX_FUNC_DAP,
  238. PMUX_FUNC_DAP1,
  239. PMUX_FUNC_DAP2,
  240. PMUX_FUNC_DEV3,
  241. PMUX_FUNC_DISPLAYA,
  242. PMUX_FUNC_DISPLAYA_ALT,
  243. PMUX_FUNC_DISPLAYB,
  244. PMUX_FUNC_DTV,
  245. PMUX_FUNC_EMC_DLL,
  246. PMUX_FUNC_EXTPERIPH1,
  247. PMUX_FUNC_EXTPERIPH2,
  248. PMUX_FUNC_EXTPERIPH3,
  249. PMUX_FUNC_GMI,
  250. PMUX_FUNC_GMI_ALT,
  251. PMUX_FUNC_HDA,
  252. PMUX_FUNC_HSI,
  253. PMUX_FUNC_I2C1,
  254. PMUX_FUNC_I2C2,
  255. PMUX_FUNC_I2C3,
  256. PMUX_FUNC_I2C4,
  257. PMUX_FUNC_I2CPWR,
  258. PMUX_FUNC_I2S0,
  259. PMUX_FUNC_I2S1,
  260. PMUX_FUNC_I2S2,
  261. PMUX_FUNC_I2S3,
  262. PMUX_FUNC_I2S4,
  263. PMUX_FUNC_IRDA,
  264. PMUX_FUNC_KBC,
  265. PMUX_FUNC_NAND,
  266. PMUX_FUNC_NAND_ALT,
  267. PMUX_FUNC_OWR,
  268. PMUX_FUNC_PMI,
  269. PMUX_FUNC_PWM0,
  270. PMUX_FUNC_PWM1,
  271. PMUX_FUNC_PWM2,
  272. PMUX_FUNC_PWM3,
  273. PMUX_FUNC_PWRON,
  274. PMUX_FUNC_RESET_OUT_N,
  275. PMUX_FUNC_RTCK,
  276. PMUX_FUNC_SDMMC1,
  277. PMUX_FUNC_SDMMC2,
  278. PMUX_FUNC_SDMMC3,
  279. PMUX_FUNC_SDMMC4,
  280. PMUX_FUNC_SOC,
  281. PMUX_FUNC_SPDIF,
  282. PMUX_FUNC_SPI1,
  283. PMUX_FUNC_SPI2,
  284. PMUX_FUNC_SPI3,
  285. PMUX_FUNC_SPI4,
  286. PMUX_FUNC_SPI5,
  287. PMUX_FUNC_SPI6,
  288. PMUX_FUNC_SYSCLK,
  289. PMUX_FUNC_TRACE,
  290. PMUX_FUNC_UARTA,
  291. PMUX_FUNC_UARTB,
  292. PMUX_FUNC_UARTC,
  293. PMUX_FUNC_UARTD,
  294. PMUX_FUNC_ULPI,
  295. PMUX_FUNC_USB,
  296. PMUX_FUNC_VGP1,
  297. PMUX_FUNC_VGP2,
  298. PMUX_FUNC_VGP3,
  299. PMUX_FUNC_VGP4,
  300. PMUX_FUNC_VGP5,
  301. PMUX_FUNC_VGP6,
  302. PMUX_FUNC_VI,
  303. PMUX_FUNC_VI_ALT1,
  304. PMUX_FUNC_VI_ALT3,
  305. PMUX_FUNC_RSVD1,
  306. PMUX_FUNC_RSVD2,
  307. PMUX_FUNC_RSVD3,
  308. PMUX_FUNC_RSVD4,
  309. PMUX_FUNC_COUNT,
  310. };
  311. #define TEGRA_PMX_SOC_DRV_GROUP_BASE_REG 0x868
  312. #define TEGRA_PMX_SOC_HAS_IO_CLAMPING
  313. #define TEGRA_PMX_SOC_HAS_DRVGRPS
  314. #define TEGRA_PMX_GRPS_HAVE_LPMD
  315. #define TEGRA_PMX_GRPS_HAVE_SCHMT
  316. #define TEGRA_PMX_GRPS_HAVE_HSM
  317. #define TEGRA_PMX_PINS_HAVE_E_INPUT
  318. #define TEGRA_PMX_PINS_HAVE_LOCK
  319. #define TEGRA_PMX_PINS_HAVE_OD
  320. #define TEGRA_PMX_PINS_HAVE_IO_RESET
  321. #define TEGRA_PMX_PINS_HAVE_RCV_SEL
  322. #include <asm/arch-tegra/pinmux.h>
  323. #endif /* _TEGRA114_PINMUX_H_ */