uart.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _LPC32XX_UART_H
  7. #define _LPC32XX_UART_H
  8. #include <asm/types.h>
  9. /* 14-clock UART Registers */
  10. struct hsuart_regs {
  11. union {
  12. u32 rx; /* Receiver FIFO */
  13. u32 tx; /* Transmitter FIFO */
  14. };
  15. u32 level; /* FIFO Level Register */
  16. u32 iir; /* Interrupt ID Register */
  17. u32 ctrl; /* Control Register */
  18. u32 rate; /* Rate Control Register */
  19. };
  20. /* 14-clock UART Receiver FIFO Register bits */
  21. #define HSUART_RX_BREAK (1 << 10)
  22. #define HSUART_RX_ERROR (1 << 9)
  23. #define HSUART_RX_EMPTY (1 << 8)
  24. #define HSUART_RX_DATA (0xff << 0)
  25. /* 14-clock UART Level Register bits */
  26. #define HSUART_LEVEL_TX (0xff << 8)
  27. #define HSUART_LEVEL_RX (0xff << 0)
  28. /* 14-clock UART Interrupt Identification Register bits */
  29. #define HSUART_IIR_TX_INT_SET (1 << 6)
  30. #define HSUART_IIR_RX_OE (1 << 5)
  31. #define HSUART_IIR_BRK (1 << 4)
  32. #define HSUART_IIR_FE (1 << 3)
  33. #define HSUART_IIR_RX_TIMEOUT (1 << 2)
  34. #define HSUART_IIR_RX_TRIG (1 << 1)
  35. #define HSUART_IIR_TX (1 << 0)
  36. /* 14-clock UART Control Register bits */
  37. #define HSUART_CTRL_HRTS_INV (1 << 21)
  38. #define HSUART_CTRL_HRTS_TRIG_48 (0x3 << 19)
  39. #define HSUART_CTRL_HRTS_TRIG_32 (0x2 << 19)
  40. #define HSUART_CTRL_HRTS_TRIG_16 (0x1 << 19)
  41. #define HSUART_CTRL_HRTS_TRIG_8 (0x0 << 19)
  42. #define HSUART_CTRL_HRTS_EN (1 << 18)
  43. #define HSUART_CTRL_TMO_16 (0x3 << 16)
  44. #define HSUART_CTRL_TMO_8 (0x2 << 16)
  45. #define HSUART_CTRL_TMO_4 (0x1 << 16)
  46. #define HSUART_CTRL_TMO_DISABLED (0x0 << 16)
  47. #define HSUART_CTRL_HCTS_INV (1 << 15)
  48. #define HSUART_CTRL_HCTS_EN (1 << 14)
  49. #define HSUART_CTRL_HSU_OFFSET(n) ((n) << 9)
  50. #define HSUART_CTRL_HSU_BREAK (1 << 8)
  51. #define HSUART_CTRL_HSU_ERR_INT_EN (1 << 7)
  52. #define HSUART_CTRL_HSU_RX_INT_EN (1 << 6)
  53. #define HSUART_CTRL_HSU_TX_INT_EN (1 << 5)
  54. #define HSUART_CTRL_HSU_RX_TRIG_48 (0x5 << 2)
  55. #define HSUART_CTRL_HSU_RX_TRIG_32 (0x4 << 2)
  56. #define HSUART_CTRL_HSU_RX_TRIG_16 (0x3 << 2)
  57. #define HSUART_CTRL_HSU_RX_TRIG_8 (0x2 << 2)
  58. #define HSUART_CTRL_HSU_RX_TRIG_4 (0x1 << 2)
  59. #define HSUART_CTRL_HSU_RX_TRIG_1 (0x0 << 2)
  60. #define HSUART_CTRL_HSU_TX_TRIG_16 (0x3 << 0)
  61. #define HSUART_CTRL_HSU_TX_TRIG_8 (0x2 << 0)
  62. #define HSUART_CTRL_HSU_TX_TRIG_4 (0x1 << 0)
  63. #define HSUART_CTRL_HSU_TX_TRIG_0 (0x0 << 0)
  64. /* UART Control Registers */
  65. struct uart_ctrl_regs {
  66. u32 ctrl; /* Control Register */
  67. u32 clkmode; /* Clock Mode Register */
  68. u32 loop; /* Loopback Control Register */
  69. };
  70. /* UART Control Register bits */
  71. #define UART_CTRL_UART3_MD_CTRL (1 << 11)
  72. #define UART_CTRL_HDPX_INV (1 << 10)
  73. #define UART_CTRL_HDPX_EN (1 << 9)
  74. #define UART_CTRL_UART6_IRDA (1 << 5)
  75. #define UART_CTRL_IR_TX6_INV (1 << 4)
  76. #define UART_CTRL_IR_RX6_INV (1 << 3)
  77. #define UART_CTRL_IR_RX_LENGTH (1 << 2)
  78. #define UART_CTRL_IR_TX_LENGTH (1 << 1)
  79. #define UART_CTRL_UART5_USB_MODE (1 << 0)
  80. /* UART Clock Mode Register bits */
  81. #define UART_CLKMODE_STATX(n) (1 << ((n) + 16))
  82. #define UART_CLKMODE_STAT (1 << 14)
  83. #define UART_CLKMODE_MASK(n) (0x3 << (2 * (n) - 2))
  84. #define UART_CLKMODE_AUTO(n) (0x2 << (2 * (n) - 2))
  85. #define UART_CLKMODE_ON(n) (0x1 << (2 * (n) - 2))
  86. #define UART_CLKMODE_OFF(n) (0x0 << (2 * (n) - 2))
  87. /* UART Loopback Control Register bits */
  88. #define UART_LOOPBACK(n) (1 << ((n) - 1))
  89. #endif /* _LPC32XX_UART_H */