sh_qspi.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * SH QSPI (Quad SPI) driver
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #include <common.h>
  10. #include <console.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <wait_bit.h>
  14. #include <asm/arch/rmobile.h>
  15. #include <asm/io.h>
  16. /* SH QSPI register bit masks <REG>_<BIT> */
  17. #define SPCR_MSTR 0x08
  18. #define SPCR_SPE 0x40
  19. #define SPSR_SPRFF 0x80
  20. #define SPSR_SPTEF 0x20
  21. #define SPPCR_IO3FV 0x04
  22. #define SPPCR_IO2FV 0x02
  23. #define SPPCR_IO1FV 0x01
  24. #define SPBDCR_RXBC0 BIT(0)
  25. #define SPCMD_SCKDEN BIT(15)
  26. #define SPCMD_SLNDEN BIT(14)
  27. #define SPCMD_SPNDEN BIT(13)
  28. #define SPCMD_SSLKP BIT(7)
  29. #define SPCMD_BRDV0 BIT(2)
  30. #define SPCMD_INIT1 SPCMD_SCKDEN | SPCMD_SLNDEN | \
  31. SPCMD_SPNDEN | SPCMD_SSLKP | \
  32. SPCMD_BRDV0
  33. #define SPCMD_INIT2 SPCMD_SPNDEN | SPCMD_SSLKP | \
  34. SPCMD_BRDV0
  35. #define SPBFCR_TXRST BIT(7)
  36. #define SPBFCR_RXRST BIT(6)
  37. #define SPBFCR_TXTRG 0x30
  38. #define SPBFCR_RXTRG 0x07
  39. /* SH QSPI register set */
  40. struct sh_qspi_regs {
  41. u8 spcr;
  42. u8 sslp;
  43. u8 sppcr;
  44. u8 spsr;
  45. u32 spdr;
  46. u8 spscr;
  47. u8 spssr;
  48. u8 spbr;
  49. u8 spdcr;
  50. u8 spckd;
  51. u8 sslnd;
  52. u8 spnd;
  53. u8 dummy0;
  54. u16 spcmd0;
  55. u16 spcmd1;
  56. u16 spcmd2;
  57. u16 spcmd3;
  58. u8 spbfcr;
  59. u8 dummy1;
  60. u16 spbdcr;
  61. u32 spbmul0;
  62. u32 spbmul1;
  63. u32 spbmul2;
  64. u32 spbmul3;
  65. };
  66. struct sh_qspi_slave {
  67. struct spi_slave slave;
  68. struct sh_qspi_regs *regs;
  69. };
  70. static inline struct sh_qspi_slave *to_sh_qspi(struct spi_slave *slave)
  71. {
  72. return container_of(slave, struct sh_qspi_slave, slave);
  73. }
  74. static void sh_qspi_init(struct sh_qspi_slave *ss)
  75. {
  76. /* QSPI initialize */
  77. /* Set master mode only */
  78. writeb(SPCR_MSTR, &ss->regs->spcr);
  79. /* Set SSL signal level */
  80. writeb(0x00, &ss->regs->sslp);
  81. /* Set MOSI signal value when transfer is in idle state */
  82. writeb(SPPCR_IO3FV|SPPCR_IO2FV, &ss->regs->sppcr);
  83. /* Set bit rate. See 58.3.8 Quad Serial Peripheral Interface */
  84. writeb(0x01, &ss->regs->spbr);
  85. /* Disable Dummy Data Transmission */
  86. writeb(0x00, &ss->regs->spdcr);
  87. /* Set clock delay value */
  88. writeb(0x00, &ss->regs->spckd);
  89. /* Set SSL negation delay value */
  90. writeb(0x00, &ss->regs->sslnd);
  91. /* Set next-access delay value */
  92. writeb(0x00, &ss->regs->spnd);
  93. /* Set equence command */
  94. writew(SPCMD_INIT2, &ss->regs->spcmd0);
  95. /* Reset transfer and receive Buffer */
  96. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  97. /* Clear transfer and receive Buffer control bit */
  98. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  99. /* Set equence control method. Use equence0 only */
  100. writeb(0x00, &ss->regs->spscr);
  101. /* Enable SPI function */
  102. setbits_8(&ss->regs->spcr, SPCR_SPE);
  103. }
  104. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  105. {
  106. return 1;
  107. }
  108. void spi_cs_activate(struct spi_slave *slave)
  109. {
  110. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  111. /* Set master mode only */
  112. writeb(SPCR_MSTR, &ss->regs->spcr);
  113. /* Set command */
  114. writew(SPCMD_INIT1, &ss->regs->spcmd0);
  115. /* Reset transfer and receive Buffer */
  116. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  117. /* Clear transfer and receive Buffer control bit */
  118. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  119. /* Set equence control method. Use equence0 only */
  120. writeb(0x00, &ss->regs->spscr);
  121. /* Enable SPI function */
  122. setbits_8(&ss->regs->spcr, SPCR_SPE);
  123. }
  124. void spi_cs_deactivate(struct spi_slave *slave)
  125. {
  126. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  127. /* Disable SPI Function */
  128. clrbits_8(&ss->regs->spcr, SPCR_SPE);
  129. }
  130. void spi_init(void)
  131. {
  132. /* nothing to do */
  133. }
  134. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  135. unsigned int max_hz, unsigned int mode)
  136. {
  137. struct sh_qspi_slave *ss;
  138. if (!spi_cs_is_valid(bus, cs))
  139. return NULL;
  140. ss = spi_alloc_slave(struct sh_qspi_slave, bus, cs);
  141. if (!ss) {
  142. printf("SPI_error: Fail to allocate sh_qspi_slave\n");
  143. return NULL;
  144. }
  145. ss->regs = (struct sh_qspi_regs *)SH_QSPI_BASE;
  146. /* Init SH QSPI */
  147. sh_qspi_init(ss);
  148. return &ss->slave;
  149. }
  150. void spi_free_slave(struct spi_slave *slave)
  151. {
  152. struct sh_qspi_slave *spi = to_sh_qspi(slave);
  153. free(spi);
  154. }
  155. int spi_claim_bus(struct spi_slave *slave)
  156. {
  157. return 0;
  158. }
  159. void spi_release_bus(struct spi_slave *slave)
  160. {
  161. }
  162. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  163. void *din, unsigned long flags)
  164. {
  165. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  166. u32 nbyte, chunk;
  167. int i, ret = 0;
  168. u8 dtdata = 0, drdata;
  169. u8 *tdata = &dtdata, *rdata = &drdata;
  170. u32 *spbmul0 = &ss->regs->spbmul0;
  171. if (dout == NULL && din == NULL) {
  172. if (flags & SPI_XFER_END)
  173. spi_cs_deactivate(slave);
  174. return 0;
  175. }
  176. if (bitlen % 8) {
  177. printf("%s: bitlen is not 8bit alined %d", __func__, bitlen);
  178. return 1;
  179. }
  180. nbyte = bitlen / 8;
  181. if (flags & SPI_XFER_BEGIN) {
  182. spi_cs_activate(slave);
  183. /* Set 1048576 byte */
  184. writel(0x100000, spbmul0);
  185. }
  186. if (flags & SPI_XFER_END)
  187. writel(nbyte, spbmul0);
  188. if (dout != NULL)
  189. tdata = (u8 *)dout;
  190. if (din != NULL)
  191. rdata = din;
  192. while (nbyte > 0) {
  193. /*
  194. * Check if there is 32 Byte chunk and if there is, transfer
  195. * it in one burst, otherwise transfer on byte-by-byte basis.
  196. */
  197. chunk = (nbyte >= 32) ? 32 : 1;
  198. clrsetbits_8(&ss->regs->spbfcr, SPBFCR_TXTRG | SPBFCR_RXTRG,
  199. chunk == 32 ? SPBFCR_TXTRG | SPBFCR_RXTRG : 0);
  200. ret = wait_for_bit_8(&ss->regs->spsr, SPSR_SPTEF,
  201. true, 1000, true);
  202. if (ret)
  203. return ret;
  204. for (i = 0; i < chunk; i++) {
  205. writeb(*tdata, &ss->regs->spdr);
  206. if (dout != NULL)
  207. tdata++;
  208. }
  209. ret = wait_for_bit_8(&ss->regs->spsr, SPSR_SPRFF,
  210. true, 1000, true);
  211. if (ret)
  212. return ret;
  213. for (i = 0; i < chunk; i++) {
  214. *rdata = readb(&ss->regs->spdr);
  215. if (din != NULL)
  216. rdata++;
  217. }
  218. nbyte -= chunk;
  219. }
  220. if (flags & SPI_XFER_END)
  221. spi_cs_deactivate(slave);
  222. return ret;
  223. }