B4860QDS.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __CONFIG_H
  7. #define __CONFIG_H
  8. /*
  9. * B4860 QDS board configuration file
  10. */
  11. #ifdef CONFIG_RAMBOOT_PBL
  12. #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
  13. #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
  14. #ifndef CONFIG_NAND
  15. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  16. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  17. #else
  18. #define CONFIG_SPL_FLUSH_IMAGE
  19. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  20. #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
  21. #define CONFIG_SPL_PAD_TO 0x40000
  22. #define CONFIG_SPL_MAX_SIZE 0x28000
  23. #define RESET_VECTOR_OFFSET 0x27FFC
  24. #define BOOT_PAGE_OFFSET 0x27000
  25. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  26. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
  27. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  28. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  29. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  30. #define CONFIG_SPL_NAND_BOOT
  31. #ifdef CONFIG_SPL_BUILD
  32. #define CONFIG_SPL_SKIP_RELOCATE
  33. #define CONFIG_SPL_COMMON_INIT_DDR
  34. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  35. #endif
  36. #endif
  37. #endif
  38. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  39. /* Set 1M boot space */
  40. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  41. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  42. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  43. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  44. #endif
  45. /* High Level Configuration Options */
  46. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  47. #define CONFIG_MP /* support multiple processors */
  48. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  49. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  50. #endif
  51. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  52. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  53. #define CONFIG_PCIE1 /* PCIE controller 1 */
  54. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  55. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  56. #ifndef CONFIG_ARCH_B4420
  57. #define CONFIG_SYS_SRIO
  58. #define CONFIG_SRIO1 /* SRIO port 1 */
  59. #define CONFIG_SRIO2 /* SRIO port 2 */
  60. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  61. #endif
  62. /* I2C bus multiplexer */
  63. #define I2C_MUX_PCA_ADDR 0x77
  64. /* VSC Crossbar switches */
  65. #define CONFIG_VSC_CROSSBAR
  66. #define I2C_CH_DEFAULT 0x8
  67. #define I2C_CH_VSC3316 0xc
  68. #define I2C_CH_VSC3308 0xd
  69. #define VSC3316_TX_ADDRESS 0x70
  70. #define VSC3316_RX_ADDRESS 0x71
  71. #define VSC3308_TX_ADDRESS 0x02
  72. #define VSC3308_RX_ADDRESS 0x03
  73. /* IDT clock synthesizers */
  74. #define CONFIG_IDT8T49N222A
  75. #define I2C_CH_IDT 0x9
  76. #define IDT_SERDES1_ADDRESS 0x6E
  77. #define IDT_SERDES2_ADDRESS 0x6C
  78. /* Voltage monitor on channel 2*/
  79. #define I2C_MUX_CH_VOL_MONITOR 0xa
  80. #define I2C_VOL_MONITOR_ADDR 0x40
  81. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  82. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  83. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  84. #define CONFIG_ZM7300
  85. #define I2C_MUX_CH_DPM 0xa
  86. #define I2C_DPM_ADDR 0x28
  87. #define CONFIG_ENV_OVERWRITE
  88. #ifndef CONFIG_MTD_NOR_FLASH
  89. #else
  90. #define CONFIG_FLASH_CFI_DRIVER
  91. #define CONFIG_SYS_FLASH_CFI
  92. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  93. #endif
  94. #if defined(CONFIG_SPIFLASH)
  95. #define CONFIG_SYS_EXTRA_ENV_RELOC
  96. #define CONFIG_ENV_SPI_BUS 0
  97. #define CONFIG_ENV_SPI_CS 0
  98. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  99. #define CONFIG_ENV_SPI_MODE 0
  100. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  101. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  102. #define CONFIG_ENV_SECT_SIZE 0x10000
  103. #elif defined(CONFIG_SDCARD)
  104. #define CONFIG_SYS_EXTRA_ENV_RELOC
  105. #define CONFIG_SYS_MMC_ENV_DEV 0
  106. #define CONFIG_ENV_SIZE 0x2000
  107. #define CONFIG_ENV_OFFSET (512 * 1097)
  108. #elif defined(CONFIG_NAND)
  109. #define CONFIG_SYS_EXTRA_ENV_RELOC
  110. #define CONFIG_ENV_SIZE 0x2000
  111. #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
  112. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  113. #define CONFIG_ENV_ADDR 0xffe20000
  114. #define CONFIG_ENV_SIZE 0x2000
  115. #elif defined(CONFIG_ENV_IS_NOWHERE)
  116. #define CONFIG_ENV_SIZE 0x2000
  117. #else
  118. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  119. #define CONFIG_ENV_SIZE 0x2000
  120. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  121. #endif
  122. #ifndef __ASSEMBLY__
  123. unsigned long get_board_sys_clk(void);
  124. unsigned long get_board_ddr_clk(void);
  125. #endif
  126. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  127. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  128. /*
  129. * These can be toggled for performance analysis, otherwise use default.
  130. */
  131. #define CONFIG_SYS_CACHE_STASHING
  132. #define CONFIG_BTB /* toggle branch predition */
  133. #define CONFIG_DDR_ECC
  134. #ifdef CONFIG_DDR_ECC
  135. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  136. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  137. #endif
  138. #define CONFIG_ENABLE_36BIT_PHYS
  139. #ifdef CONFIG_PHYS_64BIT
  140. #define CONFIG_ADDR_MAP
  141. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  142. #endif
  143. #if 0
  144. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  145. #endif
  146. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  147. #define CONFIG_SYS_MEMTEST_END 0x00400000
  148. /*
  149. * Config the L3 Cache as L3 SRAM
  150. */
  151. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  152. #define CONFIG_SYS_L3_SIZE 256 << 10
  153. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  154. #ifdef CONFIG_NAND
  155. #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  156. #endif
  157. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  158. #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
  159. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  160. #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
  161. #ifdef CONFIG_PHYS_64BIT
  162. #define CONFIG_SYS_DCSRBAR 0xf0000000
  163. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  164. #endif
  165. /* EEPROM */
  166. #define CONFIG_ID_EEPROM
  167. #define CONFIG_SYS_I2C_EEPROM_NXID
  168. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  169. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  170. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  171. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  172. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  173. /*
  174. * DDR Setup
  175. */
  176. #define CONFIG_VERY_BIG_RAM
  177. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  178. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  179. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  180. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  181. #define CONFIG_DDR_SPD
  182. #define CONFIG_SYS_DDR_RAW_TIMING
  183. #ifndef CONFIG_SPL_BUILD
  184. #define CONFIG_FSL_DDR_INTERACTIVE
  185. #endif
  186. #define CONFIG_SYS_SPD_BUS_NUM 0
  187. #define SPD_EEPROM_ADDRESS1 0x51
  188. #define SPD_EEPROM_ADDRESS2 0x53
  189. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
  190. #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
  191. /*
  192. * IFC Definitions
  193. */
  194. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  195. #ifdef CONFIG_PHYS_64BIT
  196. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  197. #else
  198. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  199. #endif
  200. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  201. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  202. + 0x8000000) | \
  203. CSPR_PORT_SIZE_16 | \
  204. CSPR_MSEL_NOR | \
  205. CSPR_V)
  206. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  207. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  208. CSPR_PORT_SIZE_16 | \
  209. CSPR_MSEL_NOR | \
  210. CSPR_V)
  211. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
  212. /* NOR Flash Timing Params */
  213. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
  214. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \
  215. FTIM0_NOR_TEADC(0x04) | \
  216. FTIM0_NOR_TEAHC(0x20))
  217. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  218. FTIM1_NOR_TRAD_NOR(0x1A) |\
  219. FTIM1_NOR_TSEQRAD_NOR(0x13))
  220. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \
  221. FTIM2_NOR_TCH(0x0E) | \
  222. FTIM2_NOR_TWPH(0x0E) | \
  223. FTIM2_NOR_TWP(0x1c))
  224. #define CONFIG_SYS_NOR_FTIM3 0x0
  225. #define CONFIG_SYS_FLASH_QUIET_TEST
  226. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  227. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  228. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  229. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  230. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  231. #define CONFIG_SYS_FLASH_EMPTY_INFO
  232. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  233. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  234. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  235. #define CONFIG_FSL_QIXIS_V2
  236. #define QIXIS_BASE 0xffdf0000
  237. #ifdef CONFIG_PHYS_64BIT
  238. #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
  239. #else
  240. #define QIXIS_BASE_PHYS QIXIS_BASE
  241. #endif
  242. #define QIXIS_LBMAP_SWITCH 0x01
  243. #define QIXIS_LBMAP_MASK 0x0f
  244. #define QIXIS_LBMAP_SHIFT 0
  245. #define QIXIS_LBMAP_DFLTBANK 0x00
  246. #define QIXIS_LBMAP_ALTBANK 0x02
  247. #define QIXIS_RST_CTL_RESET 0x31
  248. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  249. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  250. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  251. #define CONFIG_SYS_CSPR3_EXT (0xf)
  252. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  253. | CSPR_PORT_SIZE_8 \
  254. | CSPR_MSEL_GPCM \
  255. | CSPR_V)
  256. #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
  257. #define CONFIG_SYS_CSOR3 0x0
  258. /* QIXIS Timing parameters for IFC CS3 */
  259. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  260. FTIM0_GPCM_TEADC(0x0e) | \
  261. FTIM0_GPCM_TEAHC(0x0e))
  262. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  263. FTIM1_GPCM_TRAD(0x1f))
  264. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  265. FTIM2_GPCM_TCH(0x8) | \
  266. FTIM2_GPCM_TWP(0x1f))
  267. #define CONFIG_SYS_CS3_FTIM3 0x0
  268. /* NAND Flash on IFC */
  269. #define CONFIG_NAND_FSL_IFC
  270. #define CONFIG_SYS_NAND_MAX_ECCPOS 256
  271. #define CONFIG_SYS_NAND_MAX_OOBFREE 2
  272. #define CONFIG_SYS_NAND_BASE 0xff800000
  273. #ifdef CONFIG_PHYS_64BIT
  274. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  275. #else
  276. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  277. #endif
  278. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  279. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  280. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  281. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  282. | CSPR_V)
  283. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
  284. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  285. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  286. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  287. | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
  288. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  289. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  290. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  291. #define CONFIG_SYS_NAND_ONFI_DETECTION
  292. /* ONFI NAND Flash mode0 Timing Params */
  293. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  294. FTIM0_NAND_TWP(0x18) | \
  295. FTIM0_NAND_TWCHT(0x07) | \
  296. FTIM0_NAND_TWH(0x0a))
  297. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  298. FTIM1_NAND_TWBE(0x39) | \
  299. FTIM1_NAND_TRR(0x0e) | \
  300. FTIM1_NAND_TRP(0x18))
  301. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  302. FTIM2_NAND_TREH(0x0a) | \
  303. FTIM2_NAND_TWHRE(0x1e))
  304. #define CONFIG_SYS_NAND_FTIM3 0x0
  305. #define CONFIG_SYS_NAND_DDR_LAW 11
  306. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  307. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  308. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  309. #if defined(CONFIG_NAND)
  310. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  311. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  312. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  313. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  314. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  315. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  316. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  317. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  318. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
  319. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
  320. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  321. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  322. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  323. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  324. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  325. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  326. #else
  327. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  328. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  329. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  330. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  331. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  332. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  333. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  334. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  335. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  336. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  337. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  338. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  339. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  340. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  341. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  342. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  343. #endif
  344. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  345. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  346. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  347. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  348. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  349. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  350. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  351. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  352. #ifdef CONFIG_SPL_BUILD
  353. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  354. #else
  355. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  356. #endif
  357. #if defined(CONFIG_RAMBOOT_PBL)
  358. #define CONFIG_SYS_RAMBOOT
  359. #endif
  360. #define CONFIG_BOARD_EARLY_INIT_R
  361. #define CONFIG_MISC_INIT_R
  362. #define CONFIG_HWCONFIG
  363. /* define to use L1 as initial stack */
  364. #define CONFIG_L1_INIT_RAM
  365. #define CONFIG_SYS_INIT_RAM_LOCK
  366. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  367. #ifdef CONFIG_PHYS_64BIT
  368. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  369. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  370. /* The assembler doesn't like typecast */
  371. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  372. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  373. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  374. #else
  375. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
  376. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  377. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  378. #endif
  379. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  380. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  381. GENERATED_GBL_DATA_SIZE)
  382. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  383. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  384. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  385. /* Serial Port - controlled on board with jumper J8
  386. * open - index 2
  387. * shorted - index 1
  388. */
  389. #define CONFIG_SYS_NS16550_SERIAL
  390. #define CONFIG_SYS_NS16550_REG_SIZE 1
  391. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  392. #define CONFIG_SYS_BAUDRATE_TABLE \
  393. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  394. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  395. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  396. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  397. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  398. /* I2C */
  399. #define CONFIG_SYS_I2C
  400. #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
  401. #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
  402. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  403. #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */
  404. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  405. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  406. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000
  407. /*
  408. * RTC configuration
  409. */
  410. #define RTC
  411. #define CONFIG_RTC_DS3231 1
  412. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  413. /*
  414. * RapidIO
  415. */
  416. #ifdef CONFIG_SYS_SRIO
  417. #ifdef CONFIG_SRIO1
  418. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  419. #ifdef CONFIG_PHYS_64BIT
  420. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  421. #else
  422. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  423. #endif
  424. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  425. #endif
  426. #ifdef CONFIG_SRIO2
  427. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  428. #ifdef CONFIG_PHYS_64BIT
  429. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  430. #else
  431. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  432. #endif
  433. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  434. #endif
  435. #endif
  436. /*
  437. * for slave u-boot IMAGE instored in master memory space,
  438. * PHYS must be aligned based on the SIZE
  439. */
  440. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  441. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  442. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  443. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  444. /*
  445. * for slave UCODE and ENV instored in master memory space,
  446. * PHYS must be aligned based on the SIZE
  447. */
  448. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  449. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  450. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  451. /* slave core release by master*/
  452. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  453. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  454. /*
  455. * SRIO_PCIE_BOOT - SLAVE
  456. */
  457. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  458. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  459. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  460. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  461. #endif
  462. /*
  463. * eSPI - Enhanced SPI
  464. */
  465. #define CONFIG_SF_DEFAULT_SPEED 10000000
  466. #define CONFIG_SF_DEFAULT_MODE 0
  467. /*
  468. * MAPLE
  469. */
  470. #ifdef CONFIG_PHYS_64BIT
  471. #define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull
  472. #else
  473. #define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000
  474. #endif
  475. /*
  476. * General PCI
  477. * Memory space is mapped 1-1, but I/O space must start from 0.
  478. */
  479. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  480. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  481. #ifdef CONFIG_PHYS_64BIT
  482. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  483. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  484. #else
  485. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  486. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  487. #endif
  488. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  489. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  490. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  491. #ifdef CONFIG_PHYS_64BIT
  492. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  493. #else
  494. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  495. #endif
  496. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  497. /* Qman/Bman */
  498. #ifndef CONFIG_NOBQFMAN
  499. #define CONFIG_SYS_BMAN_NUM_PORTALS 25
  500. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  501. #ifdef CONFIG_PHYS_64BIT
  502. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  503. #else
  504. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  505. #endif
  506. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  507. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  508. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  509. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  510. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  511. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  512. CONFIG_SYS_BMAN_CENA_SIZE)
  513. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  514. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  515. #define CONFIG_SYS_QMAN_NUM_PORTALS 25
  516. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  517. #ifdef CONFIG_PHYS_64BIT
  518. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  519. #else
  520. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  521. #endif
  522. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  523. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  524. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  525. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  526. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  527. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  528. CONFIG_SYS_QMAN_CENA_SIZE)
  529. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  530. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  531. #define CONFIG_SYS_DPAA_FMAN
  532. #define CONFIG_SYS_DPAA_RMAN
  533. /* Default address of microcode for the Linux Fman driver */
  534. #if defined(CONFIG_SPIFLASH)
  535. /*
  536. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  537. * env, so we got 0x110000.
  538. */
  539. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  540. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  541. #elif defined(CONFIG_SDCARD)
  542. /*
  543. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  544. * about 545KB (1089 blocks), Env is stored after the image, and the env size is
  545. * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
  546. */
  547. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  548. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130)
  549. #elif defined(CONFIG_NAND)
  550. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  551. #define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE)
  552. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  553. /*
  554. * Slave has no ucode locally, it can fetch this from remote. When implementing
  555. * in two corenet boards, slave's ucode could be stored in master's memory
  556. * space, the address can be mapped from slave TLB->slave LAW->
  557. * slave SRIO or PCIE outbound window->master inbound window->
  558. * master LAW->the ucode address in master's memory space.
  559. */
  560. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  561. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  562. #else
  563. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  564. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  565. #endif
  566. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  567. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  568. #endif /* CONFIG_NOBQFMAN */
  569. #ifdef CONFIG_SYS_DPAA_FMAN
  570. #define CONFIG_FMAN_ENET
  571. #define CONFIG_PHYLIB_10G
  572. #define CONFIG_PHY_VITESSE
  573. #define CONFIG_PHY_TERANETICS
  574. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  575. #define SGMII_CARD_PORT2_PHY_ADDR 0x10
  576. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  577. #define SGMII_CARD_PORT4_PHY_ADDR 0x11
  578. #endif
  579. #ifdef CONFIG_PCI
  580. #define CONFIG_PCI_INDIRECT_BRIDGE
  581. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  582. #endif /* CONFIG_PCI */
  583. #ifdef CONFIG_FMAN_ENET
  584. #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
  585. #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
  586. /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
  587. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/
  588. #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/
  589. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  590. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  591. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  592. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  593. #define CONFIG_MII /* MII PHY management */
  594. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  595. #endif
  596. #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
  597. /*
  598. * Environment
  599. */
  600. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  601. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  602. /*
  603. * USB
  604. */
  605. #define CONFIG_HAS_FSL_DR_USB
  606. #ifdef CONFIG_HAS_FSL_DR_USB
  607. #ifdef CONFIG_USB_EHCI_HCD
  608. #define CONFIG_USB_EHCI_FSL
  609. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  610. #endif
  611. #endif
  612. /*
  613. * Miscellaneous configurable options
  614. */
  615. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  616. /*
  617. * For booting Linux, the board info and command line data
  618. * have to be in the first 64 MB of memory, since this is
  619. * the maximum mapped by the Linux kernel during initialization.
  620. */
  621. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  622. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  623. #ifdef CONFIG_CMD_KGDB
  624. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  625. #endif
  626. /*
  627. * Environment Configuration
  628. */
  629. #define CONFIG_ROOTPATH "/opt/nfsroot"
  630. #define CONFIG_BOOTFILE "uImage"
  631. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  632. /* default location for tftp and bootm */
  633. #define CONFIG_LOADADDR 1000000
  634. #define __USB_PHY_TYPE ulpi
  635. #ifdef CONFIG_ARCH_B4860
  636. #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null," \
  637. "bank_intlv=cs0_cs1;" \
  638. "en_cpc:cpc2;"
  639. #else
  640. #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
  641. #endif
  642. #define CONFIG_EXTRA_ENV_SETTINGS \
  643. HWCONFIG \
  644. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  645. "netdev=eth0\0" \
  646. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  647. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  648. "tftpflash=tftpboot $loadaddr $uboot && " \
  649. "protect off $ubootaddr +$filesize && " \
  650. "erase $ubootaddr +$filesize && " \
  651. "cp.b $loadaddr $ubootaddr $filesize && " \
  652. "protect on $ubootaddr +$filesize && " \
  653. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  654. "consoledev=ttyS0\0" \
  655. "ramdiskaddr=2000000\0" \
  656. "ramdiskfile=b4860qds/ramdisk.uboot\0" \
  657. "fdtaddr=1e00000\0" \
  658. "fdtfile=b4860qds/b4860qds.dtb\0" \
  659. "bdev=sda3\0"
  660. /* For emulation this causes u-boot to jump to the start of the proof point
  661. app code automatically */
  662. #define CONFIG_PROOF_POINTS \
  663. "setenv bootargs root=/dev/$bdev rw " \
  664. "console=$consoledev,$baudrate $othbootargs;" \
  665. "cpu 1 release 0x29000000 - - -;" \
  666. "cpu 2 release 0x29000000 - - -;" \
  667. "cpu 3 release 0x29000000 - - -;" \
  668. "cpu 4 release 0x29000000 - - -;" \
  669. "cpu 5 release 0x29000000 - - -;" \
  670. "cpu 6 release 0x29000000 - - -;" \
  671. "cpu 7 release 0x29000000 - - -;" \
  672. "go 0x29000000"
  673. #define CONFIG_HVBOOT \
  674. "setenv bootargs config-addr=0x60000000; " \
  675. "bootm 0x01000000 - 0x00f00000"
  676. #define CONFIG_ALU \
  677. "setenv bootargs root=/dev/$bdev rw " \
  678. "console=$consoledev,$baudrate $othbootargs;" \
  679. "cpu 1 release 0x01000000 - - -;" \
  680. "cpu 2 release 0x01000000 - - -;" \
  681. "cpu 3 release 0x01000000 - - -;" \
  682. "cpu 4 release 0x01000000 - - -;" \
  683. "cpu 5 release 0x01000000 - - -;" \
  684. "cpu 6 release 0x01000000 - - -;" \
  685. "cpu 7 release 0x01000000 - - -;" \
  686. "go 0x01000000"
  687. #define CONFIG_LINUX \
  688. "setenv bootargs root=/dev/ram rw " \
  689. "console=$consoledev,$baudrate $othbootargs;" \
  690. "setenv ramdiskaddr 0x02000000;" \
  691. "setenv fdtaddr 0x01e00000;" \
  692. "setenv loadaddr 0x1000000;" \
  693. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  694. #define CONFIG_HDBOOT \
  695. "setenv bootargs root=/dev/$bdev rw " \
  696. "console=$consoledev,$baudrate $othbootargs;" \
  697. "tftp $loadaddr $bootfile;" \
  698. "tftp $fdtaddr $fdtfile;" \
  699. "bootm $loadaddr - $fdtaddr"
  700. #define CONFIG_NFSBOOTCOMMAND \
  701. "setenv bootargs root=/dev/nfs rw " \
  702. "nfsroot=$serverip:$rootpath " \
  703. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  704. "console=$consoledev,$baudrate $othbootargs;" \
  705. "tftp $loadaddr $bootfile;" \
  706. "tftp $fdtaddr $fdtfile;" \
  707. "bootm $loadaddr - $fdtaddr"
  708. #define CONFIG_RAMBOOTCOMMAND \
  709. "setenv bootargs root=/dev/ram rw " \
  710. "console=$consoledev,$baudrate $othbootargs;" \
  711. "tftp $ramdiskaddr $ramdiskfile;" \
  712. "tftp $loadaddr $bootfile;" \
  713. "tftp $fdtaddr $fdtfile;" \
  714. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  715. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  716. #include <asm/fsl_secure_boot.h>
  717. #endif /* __CONFIG_H */