ich.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * This file is derived from the flashrom project.
  7. */
  8. struct ich7_spi_regs {
  9. uint16_t spis;
  10. uint16_t spic;
  11. uint32_t spia;
  12. uint64_t spid[8];
  13. uint64_t _pad;
  14. uint32_t bbar;
  15. uint16_t preop;
  16. uint16_t optype;
  17. uint8_t opmenu[8];
  18. } __packed;
  19. struct ich9_spi_regs {
  20. uint32_t bfpr; /* 0x00 */
  21. uint16_t hsfs;
  22. uint16_t hsfc;
  23. uint32_t faddr;
  24. uint32_t _reserved0;
  25. uint32_t fdata[16]; /* 0x10 */
  26. uint32_t frap; /* 0x50 */
  27. uint32_t freg[5];
  28. uint32_t _reserved1[3];
  29. uint32_t pr[5]; /* 0x74 */
  30. uint32_t _reserved2[2];
  31. uint8_t ssfs; /* 0x90 */
  32. uint8_t ssfc[3];
  33. uint16_t preop; /* 0x94 */
  34. uint16_t optype;
  35. uint8_t opmenu[8]; /* 0x98 */
  36. uint32_t bbar;
  37. uint8_t _reserved3[12];
  38. uint32_t fdoc;
  39. uint32_t fdod;
  40. uint8_t _reserved4[8];
  41. uint32_t afc;
  42. uint32_t lvscc;
  43. uint32_t uvscc;
  44. uint8_t _reserved5[4];
  45. uint32_t fpb;
  46. uint8_t _reserved6[28];
  47. uint32_t srdl;
  48. uint32_t srdc;
  49. uint32_t srd;
  50. } __packed;
  51. enum {
  52. SPIS_SCIP = 0x0001,
  53. SPIS_GRANT = 0x0002,
  54. SPIS_CDS = 0x0004,
  55. SPIS_FCERR = 0x0008,
  56. SSFS_AEL = 0x0010,
  57. SPIS_LOCK = 0x8000,
  58. SPIS_RESERVED_MASK = 0x7ff0,
  59. SSFS_RESERVED_MASK = 0x7fe2
  60. };
  61. enum {
  62. SPIC_SCGO = 0x000002,
  63. SPIC_ACS = 0x000004,
  64. SPIC_SPOP = 0x000008,
  65. SPIC_DBC = 0x003f00,
  66. SPIC_DS = 0x004000,
  67. SPIC_SME = 0x008000,
  68. SSFC_SCF_MASK = 0x070000,
  69. SSFC_RESERVED = 0xf80000,
  70. /* Mask for speed byte, biuts 23:16 of SSFC */
  71. SSFC_SCF_33MHZ = 0x01,
  72. };
  73. enum {
  74. HSFS_FDONE = 0x0001,
  75. HSFS_FCERR = 0x0002,
  76. HSFS_AEL = 0x0004,
  77. HSFS_BERASE_MASK = 0x0018,
  78. HSFS_BERASE_SHIFT = 3,
  79. HSFS_SCIP = 0x0020,
  80. HSFS_FDOPSS = 0x2000,
  81. HSFS_FDV = 0x4000,
  82. HSFS_FLOCKDN = 0x8000
  83. };
  84. enum {
  85. HSFC_FGO = 0x0001,
  86. HSFC_FCYCLE_MASK = 0x0006,
  87. HSFC_FCYCLE_SHIFT = 1,
  88. HSFC_FDBC_MASK = 0x3f00,
  89. HSFC_FDBC_SHIFT = 8,
  90. HSFC_FSMIE = 0x8000
  91. };
  92. enum {
  93. SPI_OPCODE_TYPE_READ_NO_ADDRESS = 0,
  94. SPI_OPCODE_TYPE_WRITE_NO_ADDRESS = 1,
  95. SPI_OPCODE_TYPE_READ_WITH_ADDRESS = 2,
  96. SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS = 3
  97. };
  98. enum {
  99. ICH_MAX_CMD_LEN = 5,
  100. };
  101. struct spi_trans {
  102. uint8_t cmd[ICH_MAX_CMD_LEN];
  103. int cmd_len;
  104. const uint8_t *out;
  105. uint32_t bytesout;
  106. uint8_t *in;
  107. uint32_t bytesin;
  108. uint8_t type;
  109. uint8_t opcode;
  110. uint32_t offset;
  111. };
  112. struct ich_spi_slave {
  113. struct spi_slave slave;
  114. struct spi_trans trans; /* current transaction in progress */
  115. int speed; /* SPI speed in Hz */
  116. };