README.x86 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. #
  2. # Copyright (C) 2014, Simon Glass <sjg@chromium.org>
  3. # Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
  4. #
  5. # SPDX-License-Identifier: GPL-2.0+
  6. #
  7. U-Boot on x86
  8. =============
  9. This document describes the information about U-Boot running on x86 targets,
  10. including supported boards, build instructions, todo list, etc.
  11. Status
  12. ------
  13. U-Boot supports running as a coreboot [1] payload on x86. So far only Link
  14. (Chromebook Pixel) has been tested, but it should work with minimal adjustments
  15. on other x86 boards since coreboot deals with most of the low-level details.
  16. U-Boot also supports booting directly from x86 reset vector without coreboot,
  17. aka raw support or bare support. Currently Link, Intel Crown Bay, Intel
  18. Minnowboard Max and Intel Galileo support running U-Boot 'bare metal'.
  19. As for loading an OS, U-Boot supports directly booting a 32-bit or 64-bit
  20. Linux kernel as part of a FIT image. It also supports a compressed zImage.
  21. Build Instructions
  22. ------------------
  23. Building U-Boot as a coreboot payload is just like building U-Boot for targets
  24. on other architectures, like below:
  25. $ make coreboot-x86_defconfig
  26. $ make all
  27. Note this default configuration will build a U-Boot payload for the Link board.
  28. To build a coreboot payload against another board, you can change the build
  29. configuration during the 'make menuconfig' process.
  30. x86 architecture --->
  31. ...
  32. (chromebook_link) Board configuration file
  33. (chromebook_link) Board Device Tree Source (dts) file
  34. (0x19200000) Board specific Cache-As-RAM (CAR) address
  35. (0x4000) Board specific Cache-As-RAM (CAR) size
  36. Change the 'Board configuration file' and 'Board Device Tree Source (dts) file'
  37. to point to a new board. You can also change the Cache-As-RAM (CAR) related
  38. settings here if the default values do not fit your new board.
  39. Building a ROM version of U-Boot (hereafter referred to as u-boot.rom) is a
  40. little bit tricky, as generally it requires several binary blobs which are not
  41. shipped in the U-Boot source tree. Due to this reason, the u-boot.rom build is
  42. not turned on by default in the U-Boot source tree. Firstly, you need turn it
  43. on by enabling the ROM build:
  44. $ export BUILD_ROM=y
  45. This tells the Makefile to build u-boot.rom as a target.
  46. Link-specific instructions:
  47. First, you need the following binary blobs:
  48. * descriptor.bin - Intel flash descriptor
  49. * me.bin - Intel Management Engine
  50. * mrc.bin - Memory Reference Code, which sets up SDRAM
  51. * video ROM - sets up the display
  52. You can get these binary blobs by:
  53. $ git clone http://review.coreboot.org/p/blobs.git
  54. $ cd blobs
  55. Find the following files:
  56. * ./mainboard/google/link/descriptor.bin
  57. * ./mainboard/google/link/me.bin
  58. * ./northbridge/intel/sandybridge/systemagent-ivybridge.bin
  59. The 3rd one should be renamed to mrc.bin.
  60. As for the video ROM, you can get it here [2].
  61. Make sure all these binary blobs are put in the board directory.
  62. Now you can build U-Boot and obtain u-boot.rom:
  63. $ make chromebook_link_defconfig
  64. $ make all
  65. Intel Crown Bay specific instructions:
  66. U-Boot support of Intel Crown Bay board [3] relies on a binary blob called
  67. Firmware Support Package [4] to perform all the necessary initialization steps
  68. as documented in the BIOS Writer Guide, including initialization of the CPU,
  69. memory controller, chipset and certain bus interfaces.
  70. Download the Intel FSP for Atom E6xx series and Platform Controller Hub EG20T,
  71. install it on your host and locate the FSP binary blob. Note this platform
  72. also requires a Chipset Micro Code (CMC) state machine binary to be present in
  73. the SPI flash where u-boot.rom resides, and this CMC binary blob can be found
  74. in this FSP package too.
  75. * ./FSP/QUEENSBAY_FSP_GOLD_001_20-DECEMBER-2013.fd
  76. * ./Microcode/C0_22211.BIN
  77. Rename the first one to fsp.bin and second one to cmc.bin and put them in the
  78. board directory.
  79. Now you can build U-Boot and obtain u-boot.rom
  80. $ make crownbay_defconfig
  81. $ make all
  82. Intel Minnowboard Max instructions:
  83. This uses as FSP as with Crown Bay, except it is for the Atom E3800 series.
  84. Download this and get the .fd file (BAYTRAIL_FSP_GOLD_003_16-SEP-2014.fd at
  85. the time of writing). Put it in the board directory:
  86. board/intel/minnowmax/fsp.bin
  87. Obtain the VGA RAM (Vga.dat at the time of writing) and put it into the same
  88. directory: board/intel/minnowmax/vga.bin
  89. You still need two more binary blobs. These come from the sample SPI image
  90. provided in the FSP (SPI.bin at the time of writing).
  91. Use ifdtool in the U-Boot tools directory to extract the images from that
  92. file, for example:
  93. $ ./tools/ifdtool -x BayleyBay/SPI.bin
  94. $ cp flashregion_2_intel_me.bin board/intel/minnowmax/me.bin
  95. $ cp flashregion_0_flashdescriptor.bin board/intel/minnowmax/descriptor.bin
  96. Now you can build U-Boot and obtain u-boot.rom
  97. $ make minnowmax_defconfig
  98. $ make all
  99. Intel Galileo instructions:
  100. Only one binary blob is needed for Remote Management Unit (RMU) within Intel
  101. Quark SoC. Not like FSP, U-Boot does not call into the binary. The binary is
  102. needed by the Quark SoC itself.
  103. You can get the binary blob from Quark Board Support Package from Intel website:
  104. * ./QuarkSocPkg/QuarkNorthCluster/Binary/QuarkMicrocode/RMU.bin
  105. Rename the file and put it to the board directory by:
  106. $ cp RMU.bin board/intel/galileo/rmu.bin
  107. Now you can build U-Boot and obtain u-boot.rom
  108. $ make galileo_defconfig
  109. $ make all
  110. Test with coreboot
  111. ------------------
  112. For testing U-Boot as the coreboot payload, there are things that need be paid
  113. attention to. coreboot supports loading an ELF executable and a 32-bit plain
  114. binary, as well as other supported payloads. With the default configuration,
  115. U-Boot is set up to use a separate Device Tree Blob (dtb). As of today, the
  116. generated u-boot-dtb.bin needs to be packaged by the cbfstool utility (a tool
  117. provided by coreboot) manually as coreboot's 'make menuconfig' does not provide
  118. this capability yet. The command is as follows:
  119. # in the coreboot root directory
  120. $ ./build/util/cbfstool/cbfstool build/coreboot.rom add-flat-binary \
  121. -f u-boot-dtb.bin -n fallback/payload -c lzma -l 0x1110000 -e 0x1110015
  122. Make sure 0x1110000 matches CONFIG_SYS_TEXT_BASE and 0x1110015 matches the
  123. symbol address of _start (in arch/x86/cpu/start.S).
  124. If you want to use ELF as the coreboot payload, change U-Boot configuration to
  125. use CONFIG_OF_EMBED instead of CONFIG_OF_SEPARATE.
  126. To enable video you must enable these options in coreboot:
  127. - Set framebuffer graphics resolution (1280x1024 32k-color (1:5:5))
  128. - Keep VESA framebuffer
  129. At present it seems that for Minnowboard Max, coreboot does not pass through
  130. the video information correctly (it always says the resolution is 0x0). This
  131. works correctly for link though.
  132. CPU Microcode
  133. -------------
  134. Modern CPUs usually require a special bit stream called microcode [5] to be
  135. loaded on the processor after power up in order to function properly. U-Boot
  136. has already integrated these as hex dumps in the source tree.
  137. Driver Model
  138. ------------
  139. x86 has been converted to use driver model for serial and GPIO.
  140. Device Tree
  141. -----------
  142. x86 uses device tree to configure the board thus requires CONFIG_OF_CONTROL to
  143. be turned on. Not every device on the board is configured via device tree, but
  144. more and more devices will be added as time goes by. Check out the directory
  145. arch/x86/dts/ for these device tree source files.
  146. Useful Commands
  147. ---------------
  148. In keeping with the U-Boot philosophy of providing functions to check and
  149. adjust internal settings, there are several x86-specific commands that may be
  150. useful:
  151. hob - Display information about Firmware Support Package (FSP) Hand-off
  152. Block. This is only available on platforms which use FSP, mostly
  153. Atom.
  154. iod - Display I/O memory
  155. iow - Write I/O memory
  156. mtrr - List and set the Memory Type Range Registers (MTRR). These are used to
  157. tell the CPU whether memory is cacheable and if so the cache write
  158. mode to use. U-Boot sets up some reasonable values but you can
  159. adjust then with this command.
  160. Development Flow
  161. ----------------
  162. These notes are for those who want to port U-Boot to a new x86 platform.
  163. Since x86 CPUs boot from SPI flash, a SPI flash emulator is a good investment.
  164. The Dediprog em100 can be used on Linux. The em100 tool is available here:
  165. http://review.coreboot.org/p/em100.git
  166. On Minnowboard Max the following command line can be used:
  167. sudo em100 -s -p LOW -d u-boot.rom -c W25Q64DW -r
  168. A suitable clip for connecting over the SPI flash chip is here:
  169. http://www.dediprog.com/pd/programmer-accessories/EM-TC-8
  170. This allows you to override the SPI flash contents for development purposes.
  171. Typically you can write to the em100 in around 1200ms, considerably faster
  172. than programming the real flash device each time. The only important
  173. limitation of the em100 is that it only supports SPI bus speeds up to 20MHz.
  174. This means that images must be set to boot with that speed. This is an
  175. Intel-specific feature - e.g. tools/ifttool has an option to set the SPI
  176. speed in the SPI descriptor region.
  177. If your chip/board uses an Intel Firmware Support Package (FSP) it is fairly
  178. easy to fit it in. You can follow the Minnowboard Max implementation, for
  179. example. Hopefully you will just need to create new files similar to those
  180. in arch/x86/cpu/baytrail which provide Bay Trail support.
  181. If you are not using an FSP you have more freedom and more responsibility.
  182. The ivybridge support works this way, although it still uses a ROM for
  183. graphics and still has binary blobs containing Intel code. You should aim to
  184. support all important peripherals on your platform including video and storage.
  185. Use the device tree for configuration where possible.
  186. For the microcode you can create a suitable device tree file using the
  187. microcode tool:
  188. ./tools/microcode-tool -d microcode.dat create <model>
  189. or if you only have header files and not the full Intel microcode.dat database:
  190. ./tools/microcode-tool -H BAY_TRAIL_FSP_KIT/Microcode/M0130673322.h \
  191. -H BAY_TRAIL_FSP_KIT/Microcode/M0130679901.h \
  192. create all
  193. These are written to arch/x86/dts/microcode/ by default.
  194. Note that it is possible to just add the micrcode for your CPU if you know its
  195. model. U-Boot prints this information when it starts
  196. CPU: x86_64, vendor Intel, device 30673h
  197. so here we can use the M0130673322 file.
  198. If you platform can display POST codes on two little 7-segment displays on
  199. the board, then you can use post_code() calls from C or assembler to monitor
  200. boot progress. This can be good for debugging.
  201. If not, you can try to get serial working as early as possible. The early
  202. debug serial port may be useful here. See setup_early_uart() for an example.
  203. TODO List
  204. ---------
  205. - Audio
  206. - Chrome OS verified boot
  207. - SMI and ACPI support, to provide platform info and facilities to Linux
  208. References
  209. ----------
  210. [1] http://www.coreboot.org
  211. [2] http://www.coreboot.org/~stepan/pci8086,0166.rom
  212. [3] http://www.intel.com/content/www/us/en/embedded/design-tools/evaluation-platforms/atom-e660-eg20t-development-kit.html
  213. [4] http://www.intel.com/fsp
  214. [5] http://en.wikipedia.org/wiki/Microcode