xparameters.h 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * (C) Copyright 2007 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. *
  8. * CAUTION: This file is a faked configuration !!!
  9. * There is no real target for the microblaze-generic
  10. * configuration. You have to replace this file with
  11. * the generated file from your Xilinx design flow.
  12. */
  13. #define XILINX_BOARD_NAME microblaze-generic
  14. /* System Clock Frequency */
  15. #define XILINX_CLOCK_FREQ 100000000
  16. /* Microblaze is microblaze_0 */
  17. #define XILINX_USE_MSR_INSTR 1
  18. #define XILINX_FSL_NUMBER 3
  19. /* Interrupt controller is opb_intc_0 */
  20. #define XILINX_INTC_BASEADDR 0x41200000
  21. #define XILINX_INTC_NUM_INTR_INPUTS 6
  22. /* Timer pheriphery is opb_timer_1 */
  23. #define XILINX_TIMER_BASEADDR 0x41c00000
  24. #define XILINX_TIMER_IRQ 0
  25. /* Uart pheriphery is RS232_Uart */
  26. #define XILINX_UARTLITE_BASEADDR 0x40600000
  27. #define XILINX_UARTLITE_BAUDRATE 115200
  28. /* IIC pheriphery is IIC_EEPROM */
  29. #define XILINX_IIC_0_BASEADDR 0x40800000
  30. #define XILINX_IIC_0_FREQ 100000
  31. #define XILINX_IIC_0_BIT 0
  32. /* GPIO is LEDs_4Bit*/
  33. #define XILINX_GPIO_BASEADDR 0x40000000
  34. /* Flash Memory is FLASH_2Mx32 */
  35. #define XILINX_FLASH_START 0x2c000000
  36. #define XILINX_FLASH_SIZE 0x00800000
  37. /* Main Memory is DDR_SDRAM_64Mx32 */
  38. #define XILINX_RAM_START 0x28000000
  39. #define XILINX_RAM_SIZE 0x04000000
  40. /* Sysace Controller is SysACE_CompactFlash */
  41. #define XILINX_SYSACE_BASEADDR 0x41800000
  42. #define XILINX_SYSACE_HIGHADDR 0x4180ffff
  43. #define XILINX_SYSACE_MEM_WIDTH 16
  44. /* Ethernet controller is Ethernet_MAC */
  45. #define XILINX_EMACLITE_BASEADDR 0x40C00000
  46. /* LL_TEMAC Ethernet controller */
  47. #define XILINX_LLTEMAC_BASEADDR 0x44000000
  48. #define XILINX_LLTEMAC_SDMA_CTRL_BASEADDR 0x42000180
  49. #define XILINX_LLTEMAC_BASEADDR1 0x44200000
  50. #define XILINX_LLTEMAC_FIFO_BASEADDR1 0x42100000
  51. /* Watchdog IP is wxi_timebase_wdt_0 */
  52. #define XILINX_WATCHDOG_BASEADDR 0x50000000
  53. #define XILINX_WATCHDOG_IRQ 1