gmac.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. #include <common.h>
  2. #include <netdev.h>
  3. #include <miiphy.h>
  4. #include <asm/gpio.h>
  5. #include <asm/io.h>
  6. #include <asm/arch/clock.h>
  7. #include <asm/arch/gpio.h>
  8. int sunxi_gmac_initialize(bd_t *bis)
  9. {
  10. int pin;
  11. struct sunxi_ccm_reg *const ccm =
  12. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  13. /* Set up clock gating */
  14. #ifndef CONFIG_MACH_SUN6I
  15. setbits_le32(&ccm->ahb_gate1, 0x1 << AHB_GATE_OFFSET_GMAC);
  16. #else
  17. setbits_le32(&ccm->ahb_reset0_cfg, 0x1 << AHB_RESET_OFFSET_GMAC);
  18. setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_GMAC);
  19. #endif
  20. /* Set MII clock */
  21. #ifdef CONFIG_RGMII
  22. setbits_le32(&ccm->gmac_clk_cfg, CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII |
  23. CCM_GMAC_CTRL_GPIT_RGMII);
  24. setbits_le32(&ccm->gmac_clk_cfg,
  25. CCM_GMAC_CTRL_TX_CLK_DELAY(CONFIG_GMAC_TX_DELAY));
  26. #else
  27. setbits_le32(&ccm->gmac_clk_cfg, CCM_GMAC_CTRL_TX_CLK_SRC_MII |
  28. CCM_GMAC_CTRL_GPIT_MII);
  29. #endif
  30. #ifndef CONFIG_MACH_SUN6I
  31. /* Configure pin mux settings for GMAC */
  32. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(16); pin++) {
  33. #ifdef CONFIG_RGMII
  34. /* skip unused pins in RGMII mode */
  35. if (pin == SUNXI_GPA(9) || pin == SUNXI_GPA(14))
  36. continue;
  37. #endif
  38. sunxi_gpio_set_cfgpin(pin, SUN7I_GPA0_GMAC);
  39. sunxi_gpio_set_drv(pin, 3);
  40. }
  41. #elif defined CONFIG_RGMII
  42. /* Configure sun6i RGMII mode pin mux settings */
  43. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(3); pin++) {
  44. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  45. sunxi_gpio_set_drv(pin, 3);
  46. }
  47. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  48. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  49. sunxi_gpio_set_drv(pin, 3);
  50. }
  51. for (pin = SUNXI_GPA(19); pin <= SUNXI_GPA(20); pin++) {
  52. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  53. sunxi_gpio_set_drv(pin, 3);
  54. }
  55. for (pin = SUNXI_GPA(25); pin <= SUNXI_GPA(27); pin++) {
  56. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  57. sunxi_gpio_set_drv(pin, 3);
  58. }
  59. #elif defined CONFIG_GMII
  60. /* Configure sun6i GMII mode pin mux settings */
  61. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(27); pin++) {
  62. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  63. sunxi_gpio_set_drv(pin, 2);
  64. }
  65. #else
  66. /* Configure sun6i MII mode pin mux settings */
  67. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(3); pin++)
  68. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  69. for (pin = SUNXI_GPA(8); pin <= SUNXI_GPA(9); pin++)
  70. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  71. for (pin = SUNXI_GPA(11); pin <= SUNXI_GPA(14); pin++)
  72. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  73. for (pin = SUNXI_GPA(19); pin <= SUNXI_GPA(24); pin++)
  74. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  75. for (pin = SUNXI_GPA(26); pin <= SUNXI_GPA(27); pin++)
  76. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  77. #endif
  78. #ifdef CONFIG_RGMII
  79. return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_RGMII);
  80. #elif defined CONFIG_GMII
  81. return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_GMII);
  82. #else
  83. return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_MII);
  84. #endif
  85. }