board.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #ifdef CONFIG_AXP152_POWER
  16. #include <axp152.h>
  17. #endif
  18. #ifdef CONFIG_AXP209_POWER
  19. #include <axp209.h>
  20. #endif
  21. #ifdef CONFIG_AXP221_POWER
  22. #include <axp221.h>
  23. #endif
  24. #include <asm/arch/clock.h>
  25. #include <asm/arch/cpu.h>
  26. #include <asm/arch/display.h>
  27. #include <asm/arch/dram.h>
  28. #include <asm/arch/gpio.h>
  29. #include <asm/arch/mmc.h>
  30. #include <asm/arch/usbc.h>
  31. #include <asm/io.h>
  32. #include <linux/usb/musb.h>
  33. #include <net.h>
  34. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  35. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  36. int soft_i2c_gpio_sda;
  37. int soft_i2c_gpio_scl;
  38. #endif
  39. DECLARE_GLOBAL_DATA_PTR;
  40. /* add board specific code here */
  41. int board_init(void)
  42. {
  43. int id_pfr1;
  44. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  45. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  46. debug("id_pfr1: 0x%08x\n", id_pfr1);
  47. /* Generic Timer Extension available? */
  48. if ((id_pfr1 >> 16) & 0xf) {
  49. debug("Setting CNTFRQ\n");
  50. /* CNTFRQ == 24 MHz */
  51. asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
  52. }
  53. return 0;
  54. }
  55. int dram_init(void)
  56. {
  57. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  58. return 0;
  59. }
  60. #ifdef CONFIG_GENERIC_MMC
  61. static void mmc_pinmux_setup(int sdc)
  62. {
  63. unsigned int pin;
  64. switch (sdc) {
  65. case 0:
  66. /* D1-PF0, D0-PF1, CLK-PF2, CMD-PF3, D3-PF4, D4-PF5 */
  67. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  68. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF0_SDC0);
  69. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  70. sunxi_gpio_set_drv(pin, 2);
  71. }
  72. break;
  73. case 1:
  74. /* CMD-PG3, CLK-PG4, D0~D3-PG5-8 */
  75. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  76. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG3_SDC1);
  77. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  78. sunxi_gpio_set_drv(pin, 2);
  79. }
  80. break;
  81. case 2:
  82. /* CMD-PC6, CLK-PC7, D0-PC8, D1-PC9, D2-PC10, D3-PC11 */
  83. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  84. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC6_SDC2);
  85. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  86. sunxi_gpio_set_drv(pin, 2);
  87. }
  88. break;
  89. case 3:
  90. /* CMD-PI4, CLK-PI5, D0~D3-PI6~9 : 2 */
  91. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  92. sunxi_gpio_set_cfgpin(pin, SUN4I_GPI4_SDC3);
  93. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  94. sunxi_gpio_set_drv(pin, 2);
  95. }
  96. break;
  97. default:
  98. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  99. break;
  100. }
  101. }
  102. int board_mmc_init(bd_t *bis)
  103. {
  104. __maybe_unused struct mmc *mmc0, *mmc1;
  105. __maybe_unused char buf[512];
  106. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  107. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  108. if (!mmc0)
  109. return -1;
  110. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  111. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  112. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  113. if (!mmc1)
  114. return -1;
  115. #endif
  116. #if CONFIG_MMC_SUNXI_SLOT == 0 && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
  117. /*
  118. * Both mmc0 and mmc2 are bootable, figure out where we're booting
  119. * from. Try mmc0 first, just like the brom does.
  120. */
  121. if (mmc_getcd(mmc0) && mmc_init(mmc0) == 0 &&
  122. mmc0->block_dev.block_read(0, 16, 1, buf) == 1) {
  123. buf[12] = 0;
  124. if (strcmp(&buf[4], "eGON.BT0") == 0)
  125. return 0;
  126. }
  127. /* no bootable card in mmc0, so we must be booting from mmc2, swap */
  128. mmc0->block_dev.dev = 1;
  129. mmc1->block_dev.dev = 0;
  130. #endif
  131. return 0;
  132. }
  133. #endif
  134. void i2c_init_board(void)
  135. {
  136. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUNXI_GPB0_TWI0);
  137. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUNXI_GPB0_TWI0);
  138. clock_twi_onoff(0, 1);
  139. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  140. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  141. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  142. #endif
  143. }
  144. #ifdef CONFIG_SPL_BUILD
  145. void sunxi_board_init(void)
  146. {
  147. int power_failed = 0;
  148. unsigned long ramsize;
  149. #ifdef CONFIG_AXP152_POWER
  150. power_failed = axp152_init();
  151. power_failed |= axp152_set_dcdc2(1400);
  152. power_failed |= axp152_set_dcdc3(1500);
  153. power_failed |= axp152_set_dcdc4(1250);
  154. power_failed |= axp152_set_ldo2(3000);
  155. #endif
  156. #ifdef CONFIG_AXP209_POWER
  157. power_failed |= axp209_init();
  158. power_failed |= axp209_set_dcdc2(1400);
  159. power_failed |= axp209_set_dcdc3(1250);
  160. power_failed |= axp209_set_ldo2(3000);
  161. power_failed |= axp209_set_ldo3(2800);
  162. power_failed |= axp209_set_ldo4(2800);
  163. #endif
  164. #ifdef CONFIG_AXP221_POWER
  165. power_failed = axp221_init();
  166. power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT);
  167. power_failed |= axp221_set_dcdc2(1200); /* A31:VDD-GPU, A23:VDD-SYS */
  168. power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */
  169. #ifdef CONFIG_MACH_SUN6I
  170. power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */
  171. #else
  172. power_failed |= axp221_set_dcdc4(0); /* A23:unused */
  173. #endif
  174. power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */
  175. power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT);
  176. power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT);
  177. power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT);
  178. power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT);
  179. power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT);
  180. power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT);
  181. #endif
  182. printf("DRAM:");
  183. ramsize = sunxi_dram_init();
  184. printf(" %lu MiB\n", ramsize >> 20);
  185. if (!ramsize)
  186. hang();
  187. /*
  188. * Only clock up the CPU to full speed if we are reasonably
  189. * assured it's being powered with suitable core voltage
  190. */
  191. if (!power_failed)
  192. clock_set_pll1(CONFIG_CLK_FULL_SPEED);
  193. else
  194. printf("Failed to set core voltage! Can't set CPU frequency\n");
  195. }
  196. #endif
  197. #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET)
  198. static struct musb_hdrc_config musb_config = {
  199. .multipoint = 1,
  200. .dyn_fifo = 1,
  201. .num_eps = 6,
  202. .ram_bits = 11,
  203. };
  204. static struct musb_hdrc_platform_data musb_plat = {
  205. #if defined(CONFIG_MUSB_HOST)
  206. .mode = MUSB_HOST,
  207. #else
  208. .mode = MUSB_PERIPHERAL,
  209. #endif
  210. .config = &musb_config,
  211. .power = 250,
  212. .platform_ops = &sunxi_musb_ops,
  213. };
  214. #endif
  215. #ifdef CONFIG_MISC_INIT_R
  216. int misc_init_r(void)
  217. {
  218. unsigned int sid[4];
  219. if (!getenv("ethaddr") && sunxi_get_sid(sid) == 0 &&
  220. sid[0] != 0 && sid[3] != 0) {
  221. uint8_t mac_addr[6];
  222. mac_addr[0] = 0x02; /* Non OUI / registered MAC address */
  223. mac_addr[1] = (sid[0] >> 0) & 0xff;
  224. mac_addr[2] = (sid[3] >> 24) & 0xff;
  225. mac_addr[3] = (sid[3] >> 16) & 0xff;
  226. mac_addr[4] = (sid[3] >> 8) & 0xff;
  227. mac_addr[5] = (sid[3] >> 0) & 0xff;
  228. eth_setenv_enetaddr("ethaddr", mac_addr);
  229. }
  230. #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET)
  231. musb_register(&musb_plat, NULL, (void *)SUNXI_USB0_BASE);
  232. #endif
  233. return 0;
  234. }
  235. #endif
  236. #ifdef CONFIG_OF_BOARD_SETUP
  237. int ft_board_setup(void *blob, bd_t *bd)
  238. {
  239. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  240. return sunxi_simplefb_setup(blob);
  241. #endif
  242. }
  243. #endif /* CONFIG_OF_BOARD_SETUP */