dp501.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * (C) Copyright 2012
  3. * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /* Parade Technologies Inc. DP501 DisplayPort DVI/HDMI Transmitter */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <errno.h>
  11. #include <i2c.h>
  12. static void dp501_setbits(u8 addr, u8 reg, u8 mask)
  13. {
  14. u8 val;
  15. val = i2c_reg_read(addr, reg);
  16. setbits_8(&val, mask);
  17. i2c_reg_write(addr, reg, val);
  18. }
  19. static void dp501_clrbits(u8 addr, u8 reg, u8 mask)
  20. {
  21. u8 val;
  22. val = i2c_reg_read(addr, reg);
  23. clrbits_8(&val, mask);
  24. i2c_reg_write(addr, reg, val);
  25. }
  26. static int dp501_detect_cable_adapter(u8 addr)
  27. {
  28. u8 val = i2c_reg_read(addr, 0x00);
  29. return !(val & 0x04);
  30. }
  31. static void dp501_link_training(u8 addr)
  32. {
  33. u8 val;
  34. val = i2c_reg_read(addr, 0x51);
  35. i2c_reg_write(addr, 0x5d, val); /* set link_bw */
  36. val = i2c_reg_read(addr, 0x52);
  37. i2c_reg_write(addr, 0x5e, val); /* set lane_cnt */
  38. val = i2c_reg_read(addr, 0x53);
  39. i2c_reg_write(addr, 0x5c, val); /* set downspread_ctl */
  40. i2c_reg_write(addr, 0x5f, 0x0d); /* start training */
  41. }
  42. void dp501_powerup(u8 addr)
  43. {
  44. dp501_clrbits(addr, 0x0a, 0x30); /* power on encoder */
  45. dp501_setbits(addr, 0x0a, 0x0e); /* block HDCP and MCCS on I2C bride*/
  46. i2c_reg_write(addr, 0x27, 0x30); /* Hardware auto detect DVO timing */
  47. dp501_setbits(addr, 0x72, 0x80); /* DPCD read enable */
  48. dp501_setbits(addr, 0x30, 0x20); /* RS polynomial select */
  49. i2c_reg_write(addr, 0x71, 0x20); /* Enable Aux burst write */
  50. dp501_setbits(addr, 0x78, 0x30); /* Disable HPD2 IRQ */
  51. dp501_clrbits(addr, 0x2f, 0x40); /* Link FIFO reset selection */
  52. dp501_clrbits(addr, 0x60, 0x20); /* Enable scrambling */
  53. #ifdef CONFIG_SYS_DP501_VCAPCTRL0
  54. i2c_reg_write(addr, 0x24, CONFIG_SYS_DP501_VCAPCTRL0);
  55. #else
  56. i2c_reg_write(addr, 0x24, 0xc0); /* SDR mode 0, ext. H/VSYNC */
  57. #endif
  58. #ifdef CONFIG_SYS_DP501_DIFFERENTIAL
  59. i2c_reg_write(addr + 2, 0x24, 0x10); /* clock input differential */
  60. i2c_reg_write(addr + 2, 0x25, 0x04);
  61. i2c_reg_write(addr + 2, 0x26, 0x10);
  62. #else
  63. i2c_reg_write(addr + 2, 0x24, 0x02); /* clock input single ended */
  64. #endif
  65. i2c_reg_write(addr + 2, 0x00, 0x18); /* driving strength */
  66. i2c_reg_write(addr + 2, 0x03, 0x06); /* driving strength */
  67. i2c_reg_write(addr, 0x2c, 0x00); /* configure N value */
  68. i2c_reg_write(addr, 0x2d, 0x00); /* configure N value */
  69. i2c_reg_write(addr, 0x2e, 0x0c); /* configure N value */
  70. i2c_reg_write(addr, 0x76, 0xff); /* clear all interrupt */
  71. dp501_setbits(addr, 0x78, 0x03); /* clear all interrupt */
  72. i2c_reg_write(addr, 0x75, 0xf8); /* aux channel reset */
  73. i2c_reg_write(addr, 0x75, 0x00); /* clear aux channel reset */
  74. i2c_reg_write(addr, 0x87, 0x70); /* set retry counter as 7 */
  75. if (dp501_detect_cable_adapter(addr)) {
  76. printf("DVI/HDMI cable adapter detected\n");
  77. i2c_reg_write(addr, 0x5e, 0x04); /* enable 4 channel */
  78. dp501_clrbits(addr, 0x00, 0x08); /* DVI/HDMI HDCP operation */
  79. } else {
  80. printf("no DVI/HDMI cable adapter detected\n");
  81. dp501_setbits(addr, 0x00, 0x08); /* for DP HDCP operation */
  82. dp501_link_training(addr);
  83. }
  84. }
  85. void dp501_powerdown(u8 addr)
  86. {
  87. dp501_setbits(addr, 0x0a, 0x30); /* power down encoder, standby mode */
  88. }