pll_config.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * Copyright Altera Corporation (C) 2012-2014. All rights reserved
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. /* This file is generated by Preloader Generator */
  7. #ifndef _PRELOADER_PLL_CONFIG_H_
  8. #define _PRELOADER_PLL_CONFIG_H_
  9. /* PLL configuration data */
  10. /* Main PLL */
  11. #define CONFIG_HPS_MAINPLLGRP_VCO_DENOM (0)
  12. #define CONFIG_HPS_MAINPLLGRP_VCO_NUMER (63)
  13. #define CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT (0)
  14. #define CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT (0)
  15. #define CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT (0)
  16. #define CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT (3)
  17. #define CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT (3)
  18. #define CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT (12)
  19. #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK (1)
  20. #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK (1)
  21. #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK (1)
  22. #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK (1)
  23. #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK (0)
  24. #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK (1)
  25. #define CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK (0)
  26. /*
  27. * To tell where is the clock source:
  28. * 0 = MAINPLL
  29. * 1 = PERIPHPLL
  30. */
  31. #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP (1)
  32. #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP (1)
  33. /* Peripheral PLL */
  34. #define CONFIG_HPS_PERPLLGRP_VCO_DENOM (1)
  35. #define CONFIG_HPS_PERPLLGRP_VCO_NUMER (79)
  36. /*
  37. * To tell where is the VCOs source:
  38. * 0 = EOSC1
  39. * 1 = EOSC2
  40. * 2 = F2S
  41. */
  42. #define CONFIG_HPS_PERPLLGRP_VCO_PSRC (0)
  43. #define CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT (3)
  44. #define CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT (3)
  45. #define CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT (1)
  46. #define CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT (4)
  47. #define CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT (4)
  48. #define CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT (9)
  49. #define CONFIG_HPS_PERPLLGRP_DIV_USBCLK (0)
  50. #define CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK (0)
  51. #define CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK (1)
  52. #define CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK (1)
  53. #define CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK (6249)
  54. /*
  55. * To tell where is the clock source:
  56. * 0 = F2S_PERIPH_REF_CLK
  57. * 1 = MAIN_CLK
  58. * 2 = PERIPH_CLK
  59. */
  60. #define CONFIG_HPS_PERPLLGRP_SRC_SDMMC (2)
  61. #define CONFIG_HPS_PERPLLGRP_SRC_NAND (2)
  62. #define CONFIG_HPS_PERPLLGRP_SRC_QSPI (1)
  63. /* SDRAM PLL */
  64. #ifdef CONFIG_SOCFPGA_ARRIA5
  65. /* Arria V SDRAM will run at 533MHz while Cyclone V still at 400MHz
  66. * This if..else... is not required if generated by tools */
  67. #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM (2)
  68. #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER (127)
  69. #else
  70. #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM (0)
  71. #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER (31)
  72. #endif /* CONFIG_SOCFPGA_ARRIA5 */
  73. /*
  74. * To tell where is the VCOs source:
  75. * 0 = EOSC1
  76. * 1 = EOSC2
  77. * 2 = F2S
  78. */
  79. #define CONFIG_HPS_SDRPLLGRP_VCO_SSRC (0)
  80. #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT (1)
  81. #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE (0)
  82. #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT (0)
  83. #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE (0)
  84. #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT (1)
  85. #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE (4)
  86. #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT (5)
  87. #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE (0)
  88. /* Info for driver */
  89. #define CONFIG_HPS_CLK_OSC1_HZ (25000000)
  90. #define CONFIG_HPS_CLK_OSC2_HZ 0
  91. #define CONFIG_HPS_CLK_F2S_SDR_REF_HZ 0
  92. #define CONFIG_HPS_CLK_F2S_PER_REF_HZ 0
  93. #define CONFIG_HPS_CLK_MAINVCO_HZ (1600000000)
  94. #define CONFIG_HPS_CLK_PERVCO_HZ (1000000000)
  95. #ifdef CONFIG_SOCFPGA_ARRIA5
  96. /* The if..else... is not required if generated by tools */
  97. #define CONFIG_HPS_CLK_SDRVCO_HZ (1066000000)
  98. #else
  99. #define CONFIG_HPS_CLK_SDRVCO_HZ (800000000)
  100. #endif
  101. #define CONFIG_HPS_CLK_EMAC0_HZ (250000000)
  102. #define CONFIG_HPS_CLK_EMAC1_HZ (250000000)
  103. #define CONFIG_HPS_CLK_USBCLK_HZ (200000000)
  104. #define CONFIG_HPS_CLK_NAND_HZ (50000000)
  105. #define CONFIG_HPS_CLK_SDMMC_HZ (200000000)
  106. #define CONFIG_HPS_CLK_QSPI_HZ (400000000)
  107. #define CONFIG_HPS_CLK_SPIM_HZ (200000000)
  108. #define CONFIG_HPS_CLK_CAN0_HZ (100000000)
  109. #define CONFIG_HPS_CLK_CAN1_HZ (100000000)
  110. #define CONFIG_HPS_CLK_GPIODB_HZ (32000)
  111. #define CONFIG_HPS_CLK_L4_MP_HZ (100000000)
  112. #define CONFIG_HPS_CLK_L4_SP_HZ (100000000)
  113. #endif /* _PRELOADER_PLL_CONFIG_H_ */