intel_flash.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Hacked for the marvell db64360 eval board by
  8. * Ingo Assmus <ingo.assmus@keymile.com>
  9. */
  10. /*************** DEFINES for Intel StrataFlash FLASH chip ********************/
  11. /*
  12. * acceptable chips types are:
  13. *
  14. * 28F320J5, 28F640J5, 28F320J3A, 28F640J3A and 28F128J3A
  15. */
  16. /* register addresses, valid only following an CHIP_CMD_RD_ID command */
  17. #define CHIP_ADDR_REG_MAN 0x000000 /* manufacturer's id */
  18. #define CHIP_ADDR_REG_DEV 0x000001 /* device id */
  19. #define CHIP_ADDR_REG_CFGM 0x000003 /* master lock config */
  20. #define CHIP_ADDR_REG_CFG(b) (((b)<<16)|2) /* lock config for block b */
  21. /* Commands */
  22. #define CHIP_CMD_RST 0xFF /* reset flash */
  23. #define CHIP_CMD_RD_ID 0x90 /* read the id and lock bits */
  24. #define CHIP_CMD_RD_QUERY 0x98 /* read device capabilities */
  25. #define CHIP_CMD_RD_STAT 0x70 /* read the status register */
  26. #define CHIP_CMD_CLR_STAT 0x50 /* clear the staus register */
  27. #define CHIP_CMD_WR_BUF 0xE8 /* clear the staus register */
  28. #define CHIP_CMD_PROG 0x40 /* program word command */
  29. #define CHIP_CMD_ERASE1 0x20 /* 1st word for block erase */
  30. #define CHIP_CMD_ERASE2 0xD0 /* 2nd word for block erase */
  31. #define CHIP_CMD_ERASE_SUSP 0xB0 /* suspend block erase */
  32. #define CHIP_CMD_LOCK 0x60 /* 1st word for all lock cmds */
  33. #define CHIP_CMD_SET_LOCK_BLK 0x01 /* 2nd wrd set block lock bit */
  34. #define CHIP_CMD_SET_LOCK_MSTR 0xF1 /* 2nd wrd set master lck bit */
  35. #define CHIP_CMD_CLR_LOCK_BLK 0xD0 /* 2nd wrd clear blk lck bit */
  36. /* status register bits */
  37. #define CHIP_STAT_DPS 0x02 /* Device Protect Status */
  38. #define CHIP_STAT_VPPS 0x08 /* VPP Status */
  39. #define CHIP_STAT_PSLBS 0x10 /* Program+Set Lock Bit Stat */
  40. #define CHIP_STAT_ECLBS 0x20 /* Erase+Clr Lock Bit Stat */
  41. #define CHIP_STAT_ESS 0x40 /* Erase Suspend Status */
  42. #define CHIP_STAT_RDY 0x80 /* WSM Mach Status, 1=rdy */
  43. #define CHIP_STAT_ERR (CHIP_STAT_VPPS | CHIP_STAT_DPS | \
  44. CHIP_STAT_ECLBS | CHIP_STAT_PSLBS)
  45. /* ID and Lock Configuration */
  46. #define CHIP_RD_ID_LOCK 0x01 /* Bit 0 of each byte */
  47. #define CHIP_RD_ID_MAN 0x89 /* Manufacturer code = 0x89 */
  48. #define CHIP_RD_ID_DEV CONFIG_SYS_FLASH_ID
  49. /* dimensions */
  50. #define CHIP_WIDTH 2 /* chips are in 16 bit mode */
  51. #define CHIP_WSHIFT 1 /* (log2 of CHIP_WIDTH) */
  52. #define CHIP_NBLOCKS 128
  53. #define CHIP_BLKSZ (128 * 1024) /* of 128Kbytes each */
  54. #define CHIP_SIZE (CHIP_BLKSZ * CHIP_NBLOCKS)
  55. /********************** DEFINES for Hymod Flash ******************************/
  56. /*
  57. * The hymod board has 2 x 28F320J5 chips running in
  58. * 16 bit mode, for a 32 bit wide bank.
  59. */
  60. typedef unsigned short bank_word_t; /* 8/16/32/64bit unsigned int */
  61. typedef volatile bank_word_t *bank_addr_t;
  62. typedef unsigned long bank_size_t; /* want this big - >= 32 bit */
  63. #define BANK_CHIP_WIDTH 1 /* each bank is 1 chip wide */
  64. #define BANK_CHIP_WSHIFT 0 /* (log2 of BANK_CHIP_WIDTH) */
  65. #define BANK_WIDTH (CHIP_WIDTH * BANK_CHIP_WIDTH)
  66. #define BANK_WSHIFT (CHIP_WSHIFT + BANK_CHIP_WSHIFT)
  67. #define BANK_NBLOCKS CHIP_NBLOCKS
  68. #define BANK_BLKSZ (CHIP_BLKSZ * BANK_CHIP_WIDTH)
  69. #define BANK_SIZE (CHIP_SIZE * BANK_CHIP_WIDTH)
  70. #define MAX_BANKS 1 /* only one bank possible */
  71. /* align bank addresses and sizes to bank word boundaries */
  72. #define BANK_ADDR_WORD_ALIGN(a) ((bank_addr_t)((bank_size_t)(a) \
  73. & ~(BANK_WIDTH - 1)))
  74. #define BANK_SIZE_WORD_ALIGN(s) ((bank_size_t)BANK_ADDR_WORD_ALIGN( \
  75. (bank_size_t)(s) + (BANK_WIDTH - 1)))
  76. /* align bank addresses and sizes to bank block boundaries */
  77. #define BANK_ADDR_BLK_ALIGN(a) ((bank_addr_t)((bank_size_t)(a) \
  78. & ~(BANK_BLKSZ - 1)))
  79. #define BANK_SIZE_BLK_ALIGN(s) ((bank_size_t)BANK_ADDR_BLK_ALIGN( \
  80. (bank_size_t)(s) + (BANK_BLKSZ - 1)))
  81. /* align bank addresses and sizes to bank boundaries */
  82. #define BANK_ADDR_BANK_ALIGN(a) ((bank_addr_t)((bank_size_t)(a) \
  83. & ~(BANK_SIZE - 1)))
  84. #define BANK_SIZE_BANK_ALIGN(s) ((bank_size_t)BANK_ADDR_BANK_ALIGN( \
  85. (bank_size_t)(s) + (BANK_SIZE - 1)))
  86. /* add an offset to a bank address */
  87. #define BANK_ADDR_OFFSET(a, o) (bank_addr_t)((bank_size_t)(a) + \
  88. (bank_size_t)(o))
  89. /* get base address of bank b, given flash base address a */
  90. #define BANK_ADDR_BASE(a, b) BANK_ADDR_OFFSET(BANK_ADDR_BANK_ALIGN(a), \
  91. (bank_size_t)(b) * BANK_SIZE)
  92. /* adjust a bank address to start of next word, block or bank */
  93. #define BANK_ADDR_NEXT_WORD(a) BANK_ADDR_OFFSET(BANK_ADDR_WORD_ALIGN(a), \
  94. BANK_WIDTH)
  95. #define BANK_ADDR_NEXT_BLK(a) BANK_ADDR_OFFSET(BANK_ADDR_BLK_ALIGN(a), \
  96. BANK_BLKSZ)
  97. #define BANK_ADDR_NEXT_BANK(a) BANK_ADDR_OFFSET(BANK_ADDR_BANK_ALIGN(a), \
  98. BANK_SIZE)
  99. /* get bank address of chip register r given a bank base address a */
  100. #define BANK_ADDR_REG(a, r) BANK_ADDR_OFFSET(BANK_ADDR_BANK_ALIGN(a), \
  101. ((bank_size_t)(r) << BANK_WSHIFT))
  102. /* make a bank address for each chip register address */
  103. #define BANK_ADDR_REG_MAN(a) BANK_ADDR_REG((a), CHIP_ADDR_REG_MAN)
  104. #define BANK_ADDR_REG_DEV(a) BANK_ADDR_REG((a), CHIP_ADDR_REG_DEV)
  105. #define BANK_ADDR_REG_CFGM(a) BANK_ADDR_REG((a), CHIP_ADDR_REG_CFGM)
  106. #define BANK_ADDR_REG_CFG(b,a) BANK_ADDR_REG((a), CHIP_ADDR_REG_CFG(b))
  107. /*
  108. * replicate a chip cmd/stat/rd value into each byte position within a word
  109. * so that multiple chips are accessed in a single word i/o operation
  110. *
  111. * this must be as wide as the bank_word_t type, and take into account the
  112. * chip width and bank layout
  113. */
  114. #define BANK_FILL_WORD(o) ((bank_word_t)(o))
  115. /* make a bank word value for each chip cmd/stat/rd value */
  116. /* Commands */
  117. #define BANK_CMD_RST BANK_FILL_WORD(CHIP_CMD_RST)
  118. #define BANK_CMD_RD_ID BANK_FILL_WORD(CHIP_CMD_RD_ID)
  119. #define BANK_CMD_RD_STAT BANK_FILL_WORD(CHIP_CMD_RD_STAT)
  120. #define BANK_CMD_CLR_STAT BANK_FILL_WORD(CHIP_CMD_CLR_STAT)
  121. #define BANK_CMD_ERASE1 BANK_FILL_WORD(CHIP_CMD_ERASE1)
  122. #define BANK_CMD_ERASE2 BANK_FILL_WORD(CHIP_CMD_ERASE2)
  123. #define BANK_CMD_PROG BANK_FILL_WORD(CHIP_CMD_PROG)
  124. #define BANK_CMD_LOCK BANK_FILL_WORD(CHIP_CMD_LOCK)
  125. #define BANK_CMD_SET_LOCK_BLK BANK_FILL_WORD(CHIP_CMD_SET_LOCK_BLK)
  126. #define BANK_CMD_SET_LOCK_MSTR BANK_FILL_WORD(CHIP_CMD_SET_LOCK_MSTR)
  127. #define BANK_CMD_CLR_LOCK_BLK BANK_FILL_WORD(CHIP_CMD_CLR_LOCK_BLK)
  128. /* status register bits */
  129. #define BANK_STAT_DPS BANK_FILL_WORD(CHIP_STAT_DPS)
  130. #define BANK_STAT_PSS BANK_FILL_WORD(CHIP_STAT_PSS)
  131. #define BANK_STAT_VPPS BANK_FILL_WORD(CHIP_STAT_VPPS)
  132. #define BANK_STAT_PSLBS BANK_FILL_WORD(CHIP_STAT_PSLBS)
  133. #define BANK_STAT_ECLBS BANK_FILL_WORD(CHIP_STAT_ECLBS)
  134. #define BANK_STAT_ESS BANK_FILL_WORD(CHIP_STAT_ESS)
  135. #define BANK_STAT_RDY BANK_FILL_WORD(CHIP_STAT_RDY)
  136. #define BANK_STAT_ERR BANK_FILL_WORD(CHIP_STAT_ERR)
  137. /* ID and Lock Configuration */
  138. #define BANK_RD_ID_LOCK BANK_FILL_WORD(CHIP_RD_ID_LOCK)
  139. #define BANK_RD_ID_MAN BANK_FILL_WORD(CHIP_RD_ID_MAN)
  140. #define BANK_RD_ID_DEV BANK_FILL_WORD(CHIP_RD_ID_DEV)