immap_5441x.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * MCF5441x Internal Memory Map
  3. *
  4. * Copyright 2010-2012 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __IMMAP_5441X__
  10. #define __IMMAP_5441X__
  11. /* Module Base Addresses */
  12. #define MMAP_XBS 0xFC004000
  13. #define MMAP_FBCS 0xFC008000
  14. #define MMAP_CAN0 0xFC020000
  15. #define MMAP_CAN1 0xFC024000
  16. #define MMAP_I2C1 0xFC038000
  17. #define MMAP_DSPI1 0xFC03C000
  18. #define MMAP_SCM 0xFC040000
  19. #define MMAP_PM 0xFC04002C
  20. #define MMAP_EDMA 0xFC044000
  21. #define MMAP_INTC0 0xFC048000
  22. #define MMAP_INTC1 0xFC04C000
  23. #define MMAP_INTC2 0xFC050000
  24. #define MMAP_IACK 0xFC054000
  25. #define MMAP_I2C0 0xFC058000
  26. #define MMAP_DSPI0 0xFC05C000
  27. #define MMAP_UART0 0xFC060000
  28. #define MMAP_UART1 0xFC064000
  29. #define MMAP_UART2 0xFC068000
  30. #define MMAP_UART3 0xFC06C000
  31. #define MMAP_DTMR0 0xFC070000
  32. #define MMAP_DTMR1 0xFC074000
  33. #define MMAP_DTMR2 0xFC078000
  34. #define MMAP_DTMR3 0xFC07C000
  35. #define MMAP_PIT0 0xFC080000
  36. #define MMAP_PIT1 0xFC084000
  37. #define MMAP_PIT2 0xFC088000
  38. #define MMAP_PIT3 0xFC08C000
  39. #define MMAP_EPORT0 0xFC090000
  40. #define MMAP_ADC 0xFC094000
  41. #define MMAP_DAC0 0xFC098000
  42. #define MMAP_DAC1 0xFC09C000
  43. #define MMAP_RRTC 0xFC0A8000
  44. #define MMAP_SIM 0xFC0AC000
  45. #define MMAP_USBOTG 0xFC0B0000
  46. #define MMAP_USBEHCI 0xFC0B4000
  47. #define MMAP_SDRAM 0xFC0B8000
  48. #define MMAP_SSI0 0xFC0BC000
  49. #define MMAP_PLL 0xFC0C0000
  50. #define MMAP_RNG 0xFC0C4000
  51. #define MMAP_SSI1 0xFC0C8000
  52. #define MMAP_ESDHC 0xFC0CC000
  53. #define MMAP_FEC0 0xFC0D4000
  54. #define MMAP_FEC1 0xFC0D8000
  55. #define MMAP_L2_SW0 0xFC0DC000
  56. #define MMAP_L2_SW1 0xFC0E0000
  57. #define MMAP_NFC_RAM 0xFC0FC000
  58. #define MMAP_NFC 0xFC0FF000
  59. #define MMAP_1WIRE 0xEC008000
  60. #define MMAP_I2C2 0xEC010000
  61. #define MMAP_I2C3 0xEC014000
  62. #define MMAP_I2C4 0xEC018000
  63. #define MMAP_I2C5 0xEC01C000
  64. #define MMAP_DSPI2 0xEC038000
  65. #define MMAP_DSPI3 0xEC03C000
  66. #define MMAP_UART4 0xEC060000
  67. #define MMAP_UART5 0xEC064000
  68. #define MMAP_UART6 0xEC068000
  69. #define MMAP_UART7 0xEC06C000
  70. #define MMAP_UART8 0xEC070000
  71. #define MMAP_UART9 0xEC074000
  72. #define MMAP_RCM 0xEC090000
  73. #define MMAP_CCM 0xEC090000
  74. #define MMAP_GPIO 0xEC094000
  75. #include <asm/coldfire/crossbar.h>
  76. #include <asm/coldfire/dspi.h>
  77. #include <asm/coldfire/edma.h>
  78. #include <asm/coldfire/eport.h>
  79. #include <asm/coldfire/flexbus.h>
  80. #include <asm/coldfire/flexcan.h>
  81. #include <asm/coldfire/intctrl.h>
  82. #include <asm/coldfire/ssi.h>
  83. /* Serial Boot Facility (SBF) */
  84. typedef struct sbf {
  85. u8 resv0[0x18];
  86. u16 sbfsr; /* Serial Boot Facility Status */
  87. u8 resv1[0x6];
  88. u16 sbfcr; /* Serial Boot Facility Control */
  89. } sbf_t;
  90. /* Reset Controller Module (RCM) */
  91. typedef struct rcm {
  92. u8 rcr;
  93. u8 rsr;
  94. } rcm_t;
  95. /* Chip Configuration Module (CCM) */
  96. typedef struct ccm {
  97. u8 ccm_resv0[0x4]; /* 0x00 */
  98. u16 ccr; /* 0x04 Chip Configuration */
  99. u8 resv1[0x2]; /* 0x06 */
  100. u16 rcon; /* 0x08 Reset Configuration */
  101. u16 cir; /* 0x0A Chip Identification */
  102. u8 resv2[0x2]; /* 0x0C */
  103. u16 misccr; /* 0x0E Miscellaneous Control */
  104. u16 cdrh; /* 0x10 Clock Divider */
  105. u16 cdrl; /* 0x12 Clock Divider */
  106. u16 uocsr; /* 0x14 USB On-the-Go Controller Status */
  107. u16 uhcsr; /* 0x16 */
  108. u16 misccr3; /* 0x18 */
  109. u16 misccr2; /* 0x1A */
  110. u16 adctsr; /* 0x1C */
  111. u16 dactsr; /* 0x1E */
  112. u16 sbfsr; /* 0x20 */
  113. u16 sbfcr; /* 0x22 */
  114. u32 fnacr; /* 0x24 */
  115. } ccm_t;
  116. /* General Purpose I/O Module (GPIO) */
  117. typedef struct gpio {
  118. u8 podr_a; /* 0x00 */
  119. u8 podr_b; /* 0x01 */
  120. u8 podr_c; /* 0x02 */
  121. u8 podr_d; /* 0x03 */
  122. u8 podr_e; /* 0x04 */
  123. u8 podr_f; /* 0x05 */
  124. u8 podr_g; /* 0x06 */
  125. u8 podr_h; /* 0x07 */
  126. u8 podr_i; /* 0x08 */
  127. u8 podr_j; /* 0x09 */
  128. u8 podr_k; /* 0x0A */
  129. u8 rsvd0; /* 0x0B */
  130. u8 pddr_a; /* 0x0C */
  131. u8 pddr_b; /* 0x0D */
  132. u8 pddr_c; /* 0x0E */
  133. u8 pddr_d; /* 0x0F */
  134. u8 pddr_e; /* 0x10 */
  135. u8 pddr_f; /* 0x11 */
  136. u8 pddr_g; /* 0x12 */
  137. u8 pddr_h; /* 0x13 */
  138. u8 pddr_i; /* 0x14 */
  139. u8 pddr_j; /* 0x15 */
  140. u8 pddr_k; /* 0x16 */
  141. u8 rsvd1; /* 0x17 */
  142. u8 ppdsdr_a; /* 0x18 */
  143. u8 ppdsdr_b; /* 0x19 */
  144. u8 ppdsdr_c; /* 0x1A */
  145. u8 ppdsdr_d; /* 0x1B */
  146. u8 ppdsdr_e; /* 0x1C */
  147. u8 ppdsdr_f; /* 0x1D */
  148. u8 ppdsdr_g; /* 0x1E */
  149. u8 ppdsdr_h; /* 0x1F */
  150. u8 ppdsdr_i; /* 0x20 */
  151. u8 ppdsdr_j; /* 0x21 */
  152. u8 ppdsdr_k; /* 0x22 */
  153. u8 rsvd2; /* 0x23 */
  154. u8 pclrr_a; /* 0x24 */
  155. u8 pclrr_b; /* 0x25 */
  156. u8 pclrr_c; /* 0x26 */
  157. u8 pclrr_d; /* 0x27 */
  158. u8 pclrr_e; /* 0x28 */
  159. u8 pclrr_f; /* 0x29 */
  160. u8 pclrr_g; /* 0x2A */
  161. u8 pclrr_h; /* 0x2B */
  162. u8 pclrr_i; /* 0x2C */
  163. u8 pclrr_j; /* 0x2D */
  164. u8 pclrr_k; /* 0x2E */
  165. u8 rsvd3; /* 0x2F */
  166. u16 pcr_a; /* 0x30 */
  167. u16 pcr_b; /* 0x32 */
  168. u16 pcr_c; /* 0x34 */
  169. u16 pcr_d; /* 0x36 */
  170. u16 pcr_e; /* 0x38 */
  171. u16 pcr_f; /* 0x3A */
  172. u16 pcr_g; /* 0x3C */
  173. u16 pcr_h; /* 0x3E */
  174. u16 pcr_i; /* 0x40 */
  175. u16 pcr_j; /* 0x42 */
  176. u16 pcr_k; /* 0x44 */
  177. u16 rsvd4; /* 0x46 */
  178. u8 par_fbctl; /* 0x48 */
  179. u8 par_be; /* 0x49 */
  180. u8 par_cs; /* 0x4A */
  181. u8 par_cani2c; /* 0x4B */
  182. u8 par_irqh; /* 0x4C */
  183. u8 par_irql; /* 0x4D */
  184. u8 par_dspi0; /* 0x4E */
  185. u8 par_dspiow; /* 0x4F */
  186. u8 par_timer; /* 0x50 */
  187. u8 par_uart2; /* 0x51 */
  188. u8 par_uart1; /* 0x52 */
  189. u8 par_uart0; /* 0x53 */
  190. u8 par_sdhch; /* 0x54 */
  191. u8 par_sdhcl; /* 0x55 */
  192. u8 par_simp0h; /* 0x56 */
  193. u8 par_simp1h; /* 0x57 */
  194. u8 par_ssi0h; /* 0x58 */
  195. u8 par_ssi0l; /* 0x59 */
  196. u8 par_dbg1h; /* 0x5A */
  197. u8 par_dbg0h; /* 0x5B */
  198. u8 par_dbgl; /* 0x5C */
  199. u8 rsvd5; /* 0x5D */
  200. u8 par_fec; /* 0x5E */
  201. u8 rsvd6; /* 0x5F */
  202. u8 mscr_sdram; /* 0x60 */
  203. u8 rsvd7[3]; /* 0x61-0x63 */
  204. u8 srcr_fb1; /* 0x64 */
  205. u8 srcr_fb2; /* 0x65 */
  206. u8 srcr_fb3; /* 0x66 */
  207. u8 srcr_fb4; /* 0x67 */
  208. u8 srcr_dspiow; /* 0x68 */
  209. u8 srcr_cani2c; /* 0x69 */
  210. u8 srcr_irq; /* 0x6A */
  211. u8 srcr_timer; /* 0x6B */
  212. u8 srcr_uart; /* 0x6C */
  213. u8 srcr_fec; /* 0x6D */
  214. u8 srcr_sdhc; /* 0x6E */
  215. u8 srcr_simp0; /* 0x6F */
  216. u8 srcr_ssi0; /* 0x70 */
  217. u8 rsvd8[3]; /* 0x71-0x73 */
  218. u16 urts_pol; /* 0x74 */
  219. u16 ucts_pol; /* 0x76 */
  220. u16 utxd_wom; /* 0x78 */
  221. u32 urxd_wom; /* 0x7c */
  222. u32 hcr1; /* 0x80 */
  223. u32 hcr0; /* 0x84 */
  224. } gpio_t;
  225. /* SDRAM Controller (SDRAMC) */
  226. typedef struct sdramc {
  227. u32 cr00; /* 0x00 */
  228. u32 cr01; /* 0x04 */
  229. u32 cr02; /* 0x08 */
  230. u32 cr03; /* 0x0C */
  231. u32 cr04; /* 0x10 */
  232. u32 cr05; /* 0x14 */
  233. u32 cr06; /* 0x18 */
  234. u32 cr07; /* 0x1C */
  235. u32 cr08; /* 0x20 */
  236. u32 cr09; /* 0x24 */
  237. u32 cr10; /* 0x28 */
  238. u32 cr11; /* 0x2C */
  239. u32 cr12; /* 0x30 */
  240. u32 cr13; /* 0x34 */
  241. u32 cr14; /* 0x38 */
  242. u32 cr15; /* 0x3C */
  243. u32 cr16; /* 0x40 */
  244. u32 cr17; /* 0x44 */
  245. u32 cr18; /* 0x48 */
  246. u32 cr19; /* 0x4C */
  247. u32 cr20; /* 0x50 */
  248. u32 cr21; /* 0x54 */
  249. u32 cr22; /* 0x58 */
  250. u32 cr23; /* 0x5C */
  251. u32 cr24; /* 0x60 */
  252. u32 cr25; /* 0x64 */
  253. u32 cr26; /* 0x68 */
  254. u32 cr27; /* 0x6C */
  255. u32 cr28; /* 0x70 */
  256. u32 cr29; /* 0x74 */
  257. u32 cr30; /* 0x78 */
  258. u32 cr31; /* 0x7C */
  259. u32 cr32; /* 0x80 */
  260. u32 cr33; /* 0x84 */
  261. u32 cr34; /* 0x88 */
  262. u32 cr35; /* 0x8C */
  263. u32 cr36; /* 0x90 */
  264. u32 cr37; /* 0x94 */
  265. u32 cr38; /* 0x98 */
  266. u32 cr39; /* 0x9C */
  267. u32 cr40; /* 0xA0 */
  268. u32 cr41; /* 0xA4 */
  269. u32 cr42; /* 0xA8 */
  270. u32 cr43; /* 0xAC */
  271. u32 cr44; /* 0xB0 */
  272. u32 cr45; /* 0xB4 */
  273. u32 cr46; /* 0xB8 */
  274. u32 cr47; /* 0xBC */
  275. u32 cr48; /* 0xC0 */
  276. u32 cr49; /* 0xC4 */
  277. u32 cr50; /* 0xC8 */
  278. u32 cr51; /* 0xCC */
  279. u32 cr52; /* 0xD0 */
  280. u32 cr53; /* 0xD4 */
  281. u32 cr54; /* 0xD8 */
  282. u32 cr55; /* 0xDC */
  283. u32 cr56; /* 0xE0 */
  284. u32 cr57; /* 0xE4 */
  285. u32 cr58; /* 0xE8 */
  286. u32 cr59; /* 0xEC */
  287. u32 cr60; /* 0xF0 */
  288. u32 cr61; /* 0xF4 */
  289. u32 cr62; /* 0xF8 */
  290. u32 cr63; /* 0xFC */
  291. u32 rsvd3[32]; /* 0xF4-0x1A8 */
  292. u32 rcrcr; /* 0x180 */
  293. u32 swrcr; /* 0x184 */
  294. u32 rcr; /* 0x188 */
  295. u32 msovr; /* 0x18C */
  296. u32 rcrdbg; /* 0x190 */
  297. u32 sl0adj; /* 0x194 */
  298. u32 sl1adj; /* 0x198 */
  299. u32 sl2adj; /* 0x19C */
  300. u32 sl3adj; /* 0x1A0 */
  301. u32 sl4adj; /* 0x1A4 */
  302. u32 flight_tm; /* 0x1A8 */
  303. u32 padcr; /* 0x1AC */
  304. } sdramc_t;
  305. /* Phase Locked Loop (PLL) */
  306. typedef struct pll {
  307. u32 pcr; /* Control */
  308. u32 pdr; /* Divider */
  309. u32 psr; /* Status */
  310. } pll_t;
  311. typedef struct scm {
  312. u8 rsvd1[19]; /* 0x00 - 0x12 */
  313. u8 wcr; /* 0x13 */
  314. u16 rsvd2; /* 0x14 - 0x15 */
  315. u16 cwcr; /* 0x16 */
  316. u8 rsvd3[3]; /* 0x18 - 0x1A */
  317. u8 cwsr; /* 0x1B */
  318. u8 rsvd4[3]; /* 0x1C - 0x1E */
  319. u8 scmisr; /* 0x1F */
  320. u32 rsvd5; /* 0x20 - 0x23 */
  321. u32 bcr; /* 0x24 */
  322. u8 rsvd6[72]; /* 0x28 - 0x6F */
  323. u32 cfadr; /* 0x70 */
  324. u8 rsvd7; /* 0x74 */
  325. u8 cfier; /* 0x75 */
  326. u8 cfloc; /* 0x76 */
  327. u8 cfatr; /* 0x77 */
  328. u32 rsvd8; /* 0x78 - 0x7B */
  329. u32 cfdtr; /* 0x7C */
  330. } scm_t;
  331. typedef struct pm {
  332. u8 pmsr0; /* */
  333. u8 pmcr0;
  334. u8 pmsr1;
  335. u8 pmcr1;
  336. u32 pmhr0;
  337. u32 pmlr0;
  338. u32 pmhr1;
  339. u32 pmlr1;
  340. } pm_t;
  341. #endif /* __IMMAP_5441X__ */