immap_5329.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * MCF5329 Internal Memory Map
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __IMMAP_5329__
  10. #define __IMMAP_5329__
  11. #define MMAP_SCM1 0xEC000000
  12. #define MMAP_MDHA 0xEC080000
  13. #define MMAP_SKHA 0xEC084000
  14. #define MMAP_RNG 0xEC088000
  15. #define MMAP_SCM2 0xFC000000
  16. #define MMAP_XBS 0xFC004000
  17. #define MMAP_FBCS 0xFC008000
  18. #define MMAP_CAN 0xFC020000
  19. #define MMAP_FEC 0xFC030000
  20. #define MMAP_SCM3 0xFC040000
  21. #define MMAP_EDMA 0xFC044000
  22. #define MMAP_TCD 0xFC045000
  23. #define MMAP_INTC0 0xFC048000
  24. #define MMAP_INTC1 0xFC04C000
  25. #define MMAP_INTCACK 0xFC054000
  26. #define MMAP_I2C 0xFC058000
  27. #define MMAP_QSPI 0xFC05C000
  28. #define MMAP_UART0 0xFC060000
  29. #define MMAP_UART1 0xFC064000
  30. #define MMAP_UART2 0xFC068000
  31. #define MMAP_DTMR0 0xFC070000
  32. #define MMAP_DTMR1 0xFC074000
  33. #define MMAP_DTMR2 0xFC078000
  34. #define MMAP_DTMR3 0xFC07C000
  35. #define MMAP_PIT0 0xFC080000
  36. #define MMAP_PIT1 0xFC084000
  37. #define MMAP_PIT2 0xFC088000
  38. #define MMAP_PIT3 0xFC08C000
  39. #define MMAP_PWM 0xFC090000
  40. #define MMAP_EPORT 0xFC094000
  41. #define MMAP_WDOG 0xFC098000
  42. #define MMAP_RCM 0xFC0A0000
  43. #define MMAP_CCM 0xFC0A0004
  44. #define MMAP_GPIO 0xFC0A4000
  45. #define MMAP_RTC 0xFC0A8000
  46. #define MMAP_LCDC 0xFC0AC000
  47. #define MMAP_USBOTG 0xFC0B0000
  48. #define MMAP_USBH 0xFC0B4000
  49. #define MMAP_SDRAM 0xFC0B8000
  50. #define MMAP_SSI 0xFC0BC000
  51. #define MMAP_PLL 0xFC0C0000
  52. #include <asm/coldfire/crossbar.h>
  53. #include <asm/coldfire/edma.h>
  54. #include <asm/coldfire/eport.h>
  55. #include <asm/coldfire/qspi.h>
  56. #include <asm/coldfire/flexbus.h>
  57. #include <asm/coldfire/flexcan.h>
  58. #include <asm/coldfire/intctrl.h>
  59. #include <asm/coldfire/lcd.h>
  60. #include <asm/coldfire/mdha.h>
  61. #include <asm/coldfire/pwm.h>
  62. #include <asm/coldfire/ssi.h>
  63. #include <asm/coldfire/skha.h>
  64. /* System control module registers */
  65. typedef struct scm1_ctrl {
  66. u32 mpr0; /* 0x00 Master Privilege Register 0 */
  67. u32 res1[15]; /* 0x04 - 0x3F */
  68. u32 pacrh; /* 0x40 Peripheral Access Control Register H */
  69. u32 res2[3]; /* 0x44 - 0x53 */
  70. u32 bmt0; /*0x54 Bus Monitor Timeout 0 */
  71. } scm1_t;
  72. /* System control module registers 2 */
  73. typedef struct scm2_ctrl {
  74. u32 mpr1; /* 0x00 Master Privilege Register */
  75. u32 res1[7]; /* 0x04 - 0x1F */
  76. u32 pacra; /* 0x20 Peripheral Access Control Register A */
  77. u32 pacrb; /* 0x24 Peripheral Access Control Register B */
  78. u32 pacrc; /* 0x28 Peripheral Access Control Register C */
  79. u32 pacrd; /* 0x2C Peripheral Access Control Register D */
  80. u32 res2[4]; /* 0x30 - 0x3F */
  81. u32 pacre; /* 0x40 Peripheral Access Control Register E */
  82. u32 pacrf; /* 0x44 Peripheral Access Control Register F */
  83. u32 pacrg; /* 0x48 Peripheral Access Control Register G */
  84. u32 res3[2]; /* 0x4C - 0x53 */
  85. u32 bmt1; /* 0x54 Bus Monitor Timeout 1 */
  86. } scm2_t;
  87. /* System Control Module register 3 */
  88. typedef struct scm3_ctrl {
  89. u8 res1[19]; /* 0x00 - 0x12 */
  90. u8 wcr; /* 0x13 wakeup control register */
  91. u16 res2; /* 0x14 - 0x15 */
  92. u16 cwcr; /* 0x16 Core Watchdog Control Register */
  93. u8 res3[3]; /* 0x18 - 0x1A */
  94. u8 cwsr; /* 0x1B Core Watchdog Service Register */
  95. u8 res4[2]; /* 0x1C - 0x1D */
  96. u8 scmisr; /* 0x1F Interrupt Status Register */
  97. u32 res5; /* 0x20 */
  98. u32 bcr; /* 0x24 Burst Configuration Register */
  99. u32 res6[18]; /* 0x28 - 0x6F */
  100. u32 cfadr; /* 0x70 Core Fault Address Register */
  101. u8 res7[4]; /* 0x71 - 0x74 */
  102. u8 cfier; /* 0x75 Core Fault Interrupt Enable Register */
  103. u8 cfloc; /* 0x76 Core Fault Location Register */
  104. u8 cfatr; /* 0x77 Core Fault Attributes Register */
  105. u32 res8; /* 0x78 */
  106. u32 cfdtr; /* 0x7C Core Fault Data Register */
  107. } scm3_t;
  108. typedef struct canex_ctrl {
  109. can_msg_t msg[16]; /* 0x00 Message Buffer 0-15 */
  110. } canex_t;
  111. /* Watchdog registers */
  112. typedef struct wdog_ctrl {
  113. u16 cr; /* 0x00 Control register */
  114. u16 mr; /* 0x02 Modulus register */
  115. u16 cntr; /* 0x04 Count register */
  116. u16 sr; /* 0x06 Service register */
  117. } wdog_t;
  118. /*Chip configuration module registers */
  119. typedef struct ccm_ctrl {
  120. u16 ccr; /* 0x00 Chip configuration register */
  121. u16 res2; /* 0x02 */
  122. u16 rcon; /* 0x04 Rreset configuration register */
  123. u16 cir; /* 0x06 Chip identification register */
  124. u32 res3; /* 0x08 */
  125. u16 misccr; /* 0x0A Miscellaneous control register */
  126. u16 cdr; /* 0x0C Clock divider register */
  127. u16 uhcsr; /* 0x10 USB Host controller status register */
  128. u16 uocsr; /* 0x12 USB On-the-Go Controller Status Reg */
  129. } ccm_t;
  130. typedef struct rcm {
  131. u8 rcr;
  132. u8 rsr;
  133. } rcm_t;
  134. /* GPIO port registers */
  135. typedef struct gpio_ctrl {
  136. /* Port Output Data Registers */
  137. #ifdef CONFIG_M5329
  138. u8 podr_fech; /* 0x00 */
  139. u8 podr_fecl; /* 0x01 */
  140. #else
  141. u16 res00; /* 0x00 - 0x01 */
  142. #endif
  143. u8 podr_ssi; /* 0x02 */
  144. u8 podr_busctl; /* 0x03 */
  145. u8 podr_be; /* 0x04 */
  146. u8 podr_cs; /* 0x05 */
  147. u8 podr_pwm; /* 0x06 */
  148. u8 podr_feci2c; /* 0x07 */
  149. u8 res08; /* 0x08 */
  150. u8 podr_uart; /* 0x09 */
  151. u8 podr_qspi; /* 0x0A */
  152. u8 podr_timer; /* 0x0B */
  153. #ifdef CONFIG_M5329
  154. u8 res0C; /* 0x0C */
  155. u8 podr_lcddatah; /* 0x0D */
  156. u8 podr_lcddatam; /* 0x0E */
  157. u8 podr_lcddatal; /* 0x0F */
  158. u8 podr_lcdctlh; /* 0x10 */
  159. u8 podr_lcdctll; /* 0x11 */
  160. #else
  161. u16 res0C; /* 0x0C - 0x0D */
  162. u8 podr_fech; /* 0x0E */
  163. u8 podr_fecl; /* 0x0F */
  164. u16 res10[3]; /* 0x10 - 0x15 */
  165. #endif
  166. /* Port Data Direction Registers */
  167. #ifdef CONFIG_M5329
  168. u16 res12; /* 0x12 - 0x13 */
  169. u8 pddr_fech; /* 0x14 */
  170. u8 pddr_fecl; /* 0x15 */
  171. #endif
  172. u8 pddr_ssi; /* 0x16 */
  173. u8 pddr_busctl; /* 0x17 */
  174. u8 pddr_be; /* 0x18 */
  175. u8 pddr_cs; /* 0x19 */
  176. u8 pddr_pwm; /* 0x1A */
  177. u8 pddr_feci2c; /* 0x1B */
  178. u8 res1C; /* 0x1C */
  179. u8 pddr_uart; /* 0x1D */
  180. u8 pddr_qspi; /* 0x1E */
  181. u8 pddr_timer; /* 0x1F */
  182. #ifdef CONFIG_M5329
  183. u8 res20; /* 0x20 */
  184. u8 pddr_lcddatah; /* 0x21 */
  185. u8 pddr_lcddatam; /* 0x22 */
  186. u8 pddr_lcddatal; /* 0x23 */
  187. u8 pddr_lcdctlh; /* 0x24 */
  188. u8 pddr_lcdctll; /* 0x25 */
  189. u16 res26; /* 0x26 - 0x27 */
  190. #else
  191. u16 res20; /* 0x20 - 0x21 */
  192. u8 pddr_fech; /* 0x22 */
  193. u8 pddr_fecl; /* 0x23 */
  194. u16 res24[3]; /* 0x24 - 0x29 */
  195. #endif
  196. /* Port Data Direction Registers */
  197. #ifdef CONFIG_M5329
  198. u8 ppd_fech; /* 0x28 */
  199. u8 ppd_fecl; /* 0x29 */
  200. #endif
  201. u8 ppd_ssi; /* 0x2A */
  202. u8 ppd_busctl; /* 0x2B */
  203. u8 ppd_be; /* 0x2C */
  204. u8 ppd_cs; /* 0x2D */
  205. u8 ppd_pwm; /* 0x2E */
  206. u8 ppd_feci2c; /* 0x2F */
  207. u8 res30; /* 0x30 */
  208. u8 ppd_uart; /* 0x31 */
  209. u8 ppd_qspi; /* 0x32 */
  210. u8 ppd_timer; /* 0x33 */
  211. #ifdef CONFIG_M5329
  212. u8 res34; /* 0x34 */
  213. u8 ppd_lcddatah; /* 0x35 */
  214. u8 ppd_lcddatam; /* 0x36 */
  215. u8 ppd_lcddatal; /* 0x37 */
  216. u8 ppd_lcdctlh; /* 0x38 */
  217. u8 ppd_lcdctll; /* 0x39 */
  218. u16 res3A; /* 0x3A - 0x3B */
  219. #else
  220. u16 res34; /* 0x34 - 0x35 */
  221. u8 ppd_fech; /* 0x36 */
  222. u8 ppd_fecl; /* 0x37 */
  223. u16 res38[3]; /* 0x38 - 0x3D */
  224. #endif
  225. /* Port Clear Output Data Registers */
  226. #ifdef CONFIG_M5329
  227. u8 res3C; /* 0x3C */
  228. u8 pclrr_fech; /* 0x3D */
  229. u8 pclrr_fecl; /* 0x3E */
  230. #else
  231. u8 pclrr_ssi; /* 0x3E */
  232. #endif
  233. u8 pclrr_busctl; /* 0x3F */
  234. u8 pclrr_be; /* 0x40 */
  235. u8 pclrr_cs; /* 0x41 */
  236. u8 pclrr_pwm; /* 0x42 */
  237. u8 pclrr_feci2c; /* 0x43 */
  238. u8 res44; /* 0x44 */
  239. u8 pclrr_uart; /* 0x45 */
  240. u8 pclrr_qspi; /* 0x46 */
  241. u8 pclrr_timer; /* 0x47 */
  242. #ifdef CONFIG_M5329
  243. u8 pclrr_lcddatah; /* 0x48 */
  244. u8 pclrr_lcddatam; /* 0x49 */
  245. u8 pclrr_lcddatal; /* 0x4A */
  246. u8 pclrr_ssi; /* 0x4B */
  247. u8 pclrr_lcdctlh; /* 0x4C */
  248. u8 pclrr_lcdctll; /* 0x4D */
  249. u16 res4E; /* 0x4E - 0x4F */
  250. #else
  251. u16 res48; /* 0x48 - 0x49 */
  252. u8 pclrr_fech; /* 0x4A */
  253. u8 pclrr_fecl; /* 0x4B */
  254. u8 res4C[5]; /* 0x4C - 0x50 */
  255. #endif
  256. /* Pin Assignment Registers */
  257. #ifdef CONFIG_M5329
  258. u8 par_fec; /* 0x50 */
  259. #endif
  260. u8 par_pwm; /* 0x51 */
  261. u8 par_busctl; /* 0x52 */
  262. u8 par_feci2c; /* 0x53 */
  263. u8 par_be; /* 0x54 */
  264. u8 par_cs; /* 0x55 */
  265. u16 par_ssi; /* 0x56 */
  266. u16 par_uart; /* 0x58 */
  267. u16 par_qspi; /* 0x5A */
  268. u8 par_timer; /* 0x5C */
  269. #ifdef CONFIG_M5329
  270. u8 par_lcddata; /* 0x5D */
  271. u16 par_lcdctl; /* 0x5E */
  272. #else
  273. u8 par_fec; /* 0x5D */
  274. u16 res5E; /* 0x5E - 0x5F */
  275. #endif
  276. u16 par_irq; /* 0x60 */
  277. u16 res62; /* 0x62 - 0x63 */
  278. /* Mode Select Control Registers */
  279. u8 mscr_flexbus; /* 0x64 */
  280. u8 mscr_sdram; /* 0x65 */
  281. u16 res66; /* 0x66 - 0x67 */
  282. /* Drive Strength Control Registers */
  283. u8 dscr_i2c; /* 0x68 */
  284. u8 dscr_pwm; /* 0x69 */
  285. u8 dscr_fec; /* 0x6A */
  286. u8 dscr_uart; /* 0x6B */
  287. u8 dscr_qspi; /* 0x6C */
  288. u8 dscr_timer; /* 0x6D */
  289. u8 dscr_ssi; /* 0x6E */
  290. #ifdef CONFIG_M5329
  291. u8 dscr_lcd; /* 0x6F */
  292. #else
  293. u8 res6F; /* 0x6F */
  294. #endif
  295. u8 dscr_debug; /* 0x70 */
  296. u8 dscr_clkrst; /* 0x71 */
  297. u8 dscr_irq; /* 0x72 */
  298. } gpio_t;
  299. /* USB OTG module registers */
  300. typedef struct usb_otg {
  301. u32 id; /* 0x000 Identification Register */
  302. u32 hwgeneral; /* 0x004 General HW Parameters */
  303. u32 hwhost; /* 0x008 Host HW Parameters */
  304. u32 hwdev; /* 0x00C Device HW parameters */
  305. u32 hwtxbuf; /* 0x010 TX Buffer HW Parameters */
  306. u32 hwrxbuf; /* 0x014 RX Buffer HW Parameters */
  307. u32 res1[58]; /* 0x18 - 0xFF */
  308. u8 caplength; /* 0x100 Capability Register Length */
  309. u8 res2; /* 0x101 */
  310. u16 hciver; /* 0x102 Host Interface Version Number */
  311. u32 hcsparams; /* 0x104 Host Structural Parameters */
  312. u32 hccparams; /* 0x108 Host Capability Parameters */
  313. u32 res3[5]; /* 0x10C - 0x11F */
  314. u16 dciver; /* 0x120 Device Interface Version Number */
  315. u16 res4; /* 0x122 */
  316. u32 dccparams; /* 0x124 Device Capability Parameters */
  317. u32 res5[6]; /* 0x128 - 0x13F */
  318. u32 cmd; /* 0x140 USB Command */
  319. u32 sts; /* 0x144 USB Status */
  320. u32 intr; /* 0x148 USB Interrupt Enable */
  321. u32 frindex; /* 0x14C USB Frame Index */
  322. u32 res6; /* 0x150 */
  323. u32 prd_dev; /* 0x154 Periodic Frame List Base or Device Address */
  324. u32 aync_ep; /* 0x158 Current Asynchronous List or Address at Endpoint List Address */
  325. u32 ttctrl; /* 0x15C Host TT Asynchronous Buffer Control */
  326. u32 burstsize; /* 0x160 Master Interface Data Burst Size */
  327. u32 txfill; /* 0x164 Host Transmit FIFO Tuning Control */
  328. u32 res7[6]; /* 0x168 - 0x17F */
  329. u32 cfgflag; /* 0x180 Configure Flag Register */
  330. u32 portsc1; /* 0x184 Port Status/Control */
  331. u32 res8[7]; /* 0x188 - 0x1A3 */
  332. u32 otgsc; /* 0x1A4 On The Go Status and Control */
  333. u32 mode; /* 0x1A8 USB mode register */
  334. u32 eptsetstat; /* 0x1AC Endpoint Setup status */
  335. u32 eptprime; /* 0x1B0 Endpoint initialization */
  336. u32 eptflush; /* 0x1B4 Endpoint de-initialize */
  337. u32 eptstat; /* 0x1B8 Endpoint status */
  338. u32 eptcomplete; /* 0x1BC Endpoint Complete */
  339. u32 eptctrl0; /* 0x1C0 Endpoint control 0 */
  340. u32 eptctrl1; /* 0x1C4 Endpoint control 1 */
  341. u32 eptctrl2; /* 0x1C8 Endpoint control 2 */
  342. u32 eptctrl3; /* 0x1CC Endpoint control 3 */
  343. } usbotg_t;
  344. /* SDRAM controller registers */
  345. typedef struct sdram_ctrl {
  346. u32 mode; /* 0x00 Mode/Extended Mode register */
  347. u32 ctrl; /* 0x04 Control register */
  348. u32 cfg1; /* 0x08 Configuration register 1 */
  349. u32 cfg2; /* 0x0C Configuration register 2 */
  350. u32 res1[64]; /* 0x10 - 0x10F */
  351. u32 cs0; /* 0x110 Chip Select 0 Configuration */
  352. u32 cs1; /* 0x114 Chip Select 1 Configuration */
  353. } sdram_t;
  354. /* Clock Module registers */
  355. typedef struct pll_ctrl {
  356. u8 podr; /* 0x00 Output Divider Register */
  357. u8 res1[3];
  358. u8 pcr; /* 0x04 Control Register */
  359. u8 res2[3];
  360. u8 pmdr; /* 0x08 Modulation Divider Register */
  361. u8 res3[3];
  362. u8 pfdr; /* 0x0C Feedback Divider Register */
  363. u8 res4[3];
  364. } pll_t;
  365. #endif /* __IMMAP_5329__ */