immap_520x.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*
  2. * MCF520x Internal Memory Map
  3. *
  4. * Copyright (C) 2004-2009 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __IMMAP_520X__
  10. #define __IMMAP_520X__
  11. #define MMAP_SCM1 (CONFIG_SYS_MBAR + 0x00000000)
  12. #define MMAP_XBS (CONFIG_SYS_MBAR + 0x00004000)
  13. #define MMAP_FBCS (CONFIG_SYS_MBAR + 0x00008000)
  14. #define MMAP_FEC0 (CONFIG_SYS_MBAR + 0x00030000)
  15. #define MMAP_SCM2 (CONFIG_SYS_MBAR + 0x00040000)
  16. #define MMAP_EDMA (CONFIG_SYS_MBAR + 0x00044000)
  17. #define MMAP_INTC0 (CONFIG_SYS_MBAR + 0x00048000)
  18. #define MMAP_INTCACK (CONFIG_SYS_MBAR + 0x00054000)
  19. #define MMAP_I2C (CONFIG_SYS_MBAR + 0x00058000)
  20. #define MMAP_QSPI (CONFIG_SYS_MBAR + 0x0005C000)
  21. #define MMAP_UART0 (CONFIG_SYS_MBAR + 0x00060000)
  22. #define MMAP_UART1 (CONFIG_SYS_MBAR + 0x00064000)
  23. #define MMAP_UART2 (CONFIG_SYS_MBAR + 0x00068000)
  24. #define MMAP_DTMR0 (CONFIG_SYS_MBAR + 0x00070000)
  25. #define MMAP_DTMR1 (CONFIG_SYS_MBAR + 0x00074000)
  26. #define MMAP_DTMR2 (CONFIG_SYS_MBAR + 0x00078000)
  27. #define MMAP_DTMR3 (CONFIG_SYS_MBAR + 0x0007C000)
  28. #define MMAP_PIT0 (CONFIG_SYS_MBAR + 0x00080000)
  29. #define MMAP_PIT1 (CONFIG_SYS_MBAR + 0x00084000)
  30. #define MMAP_EPORT0 (CONFIG_SYS_MBAR + 0x00088000)
  31. #define MMAP_WDOG (CONFIG_SYS_MBAR + 0x0008C000)
  32. #define MMAP_PLL (CONFIG_SYS_MBAR + 0x00090000)
  33. #define MMAP_RCM (CONFIG_SYS_MBAR + 0x000A0000)
  34. #define MMAP_CCM (CONFIG_SYS_MBAR + 0x000A0004)
  35. #define MMAP_GPIO (CONFIG_SYS_MBAR + 0x000A4000)
  36. #define MMAP_SDRAM (CONFIG_SYS_MBAR + 0x000A8000)
  37. #include <asm/coldfire/crossbar.h>
  38. #include <asm/coldfire/edma.h>
  39. #include <asm/coldfire/eport.h>
  40. #include <asm/coldfire/flexbus.h>
  41. #include <asm/coldfire/intctrl.h>
  42. #include <asm/coldfire/qspi.h>
  43. /* System Controller Module */
  44. typedef struct scm1 {
  45. u32 mpr; /* 0x00 Master Privilege */
  46. u32 rsvd1[7];
  47. u32 pacra; /* 0x20 Peripheral Access Ctrl A */
  48. u32 pacrb; /* 0x24 Peripheral Access Ctrl B */
  49. u32 pacrc; /* 0x28 Peripheral Access Ctrl C */
  50. u32 pacrd; /* 0x2C Peripheral Access Ctrl D */
  51. u32 rsvd2[4];
  52. u32 pacre; /* 0x40 Peripheral Access Ctrl E */
  53. u32 pacrf; /* 0x44 Peripheral Access Ctrl F */
  54. u32 rsvd3[3];
  55. u32 bmt; /* 0x50 bus monitor */
  56. } scm1_t;
  57. typedef struct scm2 {
  58. u8 rsvd1[19]; /* 0x00 - 0x12 */
  59. u8 wcr; /* 0x13 */
  60. u16 rsvd2; /* 0x14 - 0x15 */
  61. u16 cwcr; /* 0x16 */
  62. u8 rsvd3[3]; /* 0x18 - 0x1A */
  63. u8 cwsr; /* 0x1B */
  64. u8 rsvd4[3]; /* 0x1C - 0x1E */
  65. u8 scmisr; /* 0x1F */
  66. u8 rsvd5[79]; /* 0x20 - 0x6F */
  67. u32 cfadr; /* 0x70 */
  68. u8 rsvd7; /* 0x74 */
  69. u8 cfier; /* 0x75 */
  70. u8 cfloc; /* 0x76 */
  71. u8 cfatr; /* 0x77 */
  72. u32 rsvd8; /* 0x78 - 0x7B */
  73. u32 cfdtr; /* 0x7C */
  74. } scm2_t;
  75. /* Chip configuration module */
  76. typedef struct rcm {
  77. u8 rcr;
  78. u8 rsr;
  79. } rcm_t;
  80. typedef struct ccm_ctrl {
  81. u16 ccr; /* 0x00 Chip Cfg */
  82. u16 res1; /* 0x02 */
  83. u16 rcon; /* 0x04 Reset Cfg */
  84. u16 cir; /* 0x06 Chip ID */
  85. } ccm_t;
  86. /* GPIO port */
  87. typedef struct gpio_ctrl {
  88. /* Port Output Data */
  89. u8 podr_busctl; /* 0x00 */
  90. u8 podr_be; /* 0x01 */
  91. u8 podr_cs; /* 0x02 */
  92. u8 podr_feci2c; /* 0x03 */
  93. u8 podr_qspi; /* 0x04 */
  94. u8 podr_timer; /* 0x05 */
  95. u8 podr_uart; /* 0x06 */
  96. u8 podr_fech; /* 0x07 */
  97. u8 podr_fecl; /* 0x08 */
  98. u8 res01[3]; /* 0x9 - 0x0B */
  99. /* Port Data Direction */
  100. u8 pddr_busctl; /* 0x0C */
  101. u8 pddr_be; /* 0x0D */
  102. u8 pddr_cs; /* 0x0E */
  103. u8 pddr_feci2c; /* 0x0F */
  104. u8 pddr_qspi; /* 0x10*/
  105. u8 pddr_timer; /* 0x11 */
  106. u8 pddr_uart; /* 0x12 */
  107. u8 pddr_fech; /* 0x13 */
  108. u8 pddr_fecl; /* 0x14 */
  109. u8 res02[5]; /* 0x15 - 0x19 */
  110. /* Port Data Direction */
  111. u8 ppdr_cs; /* 0x1A */
  112. u8 ppdr_feci2c; /* 0x1B */
  113. u8 ppdr_qspi; /* 0x1C */
  114. u8 ppdr_timer; /* 0x1D */
  115. u8 ppdr_uart; /* 0x1E */
  116. u8 ppdr_fech; /* 0x1F */
  117. u8 ppdr_fecl; /* 0x20 */
  118. u8 res03[3]; /* 0x21 - 0x23 */
  119. /* Port Clear Output Data */
  120. u8 pclrr_busctl; /* 0x24 */
  121. u8 pclrr_be; /* 0x25 */
  122. u8 pclrr_cs; /* 0x26 */
  123. u8 pclrr_feci2c; /* 0x27 */
  124. u8 pclrr_qspi; /* 0x28 */
  125. u8 pclrr_timer; /* 0x29 */
  126. u8 pclrr_uart; /* 0x2A */
  127. u8 pclrr_fech; /* 0x2B */
  128. u8 pclrr_fecl; /* 0x2C */
  129. u8 res04[3]; /* 0x2D - 0x2F */
  130. /* Pin Assignment */
  131. u8 par_busctl; /* 0x30 */
  132. u8 par_be; /* 0x31 */
  133. u8 par_cs; /* 0x32 */
  134. u8 par_feci2c; /* 0x33 */
  135. u8 par_qspi; /* 0x34 */
  136. u8 par_timer; /* 0x35 */
  137. u16 par_uart; /* 0x36 */
  138. u8 par_fec; /* 0x38 */
  139. u8 par_irq; /* 0x39 */
  140. /* Mode Select Control */
  141. /* Drive Strength Control */
  142. u8 mscr_fb; /* 0x3A */
  143. u8 mscr_sdram; /* 0x3B */
  144. u8 dscr_i2c; /* 0x3C */
  145. u8 dscr_misc; /* 0x3D */
  146. u8 dscr_fec; /* 0x3E */
  147. u8 dscr_uart; /* 0x3F */
  148. u8 dscr_qspi; /* 0x40 */
  149. } gpio_t;
  150. /* SDRAM controller */
  151. typedef struct sdram_ctrl {
  152. u32 mode; /* 0x00 Mode/Extended Mode */
  153. u32 ctrl; /* 0x04 Ctrl */
  154. u32 cfg1; /* 0x08 Cfg 1 */
  155. u32 cfg2; /* 0x0C Cfg 2 */
  156. u32 res1[64]; /* 0x10 - 0x10F */
  157. u32 cs0; /* 0x110 Chip Select 0 Cfg */
  158. u32 cs1; /* 0x114 Chip Select 1 Cfg */
  159. } sdram_t;
  160. /* Clock Module */
  161. typedef struct pll_ctrl {
  162. u8 odr; /* 0x00 Output divider */
  163. u8 rsvd1;
  164. u8 cr; /* 0x02 Control */
  165. u8 rsvd2;
  166. u8 mdr; /* 0x04 Modulation Divider */
  167. u8 rsvd3;
  168. u8 fdr; /* 0x06 Feedback Divider */
  169. u8 rsvd4;
  170. } pll_t;
  171. /* Watchdog registers */
  172. typedef struct wdog_ctrl {
  173. u16 cr; /* 0x00 Control */
  174. u16 mr; /* 0x02 Modulus */
  175. u16 cntr; /* 0x04 Count */
  176. u16 sr; /* 0x06 Service */
  177. } wdog_t;
  178. #endif /* __IMMAP_520X__ */