fec.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * fec.h -- Fast Ethernet Controller definitions
  3. *
  4. * Some definitions copied from commproc.h for MPC8xx:
  5. * MPC8xx Communication Processor Module.
  6. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
  7. *
  8. * Add FEC Structure and definitions
  9. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  10. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #ifndef fec_h
  15. #define fec_h
  16. /* Buffer descriptors used FEC.
  17. */
  18. typedef struct cpm_buf_desc {
  19. ushort cbd_sc; /* Status and Control */
  20. ushort cbd_datlen; /* Data length in buffer */
  21. uint cbd_bufaddr; /* Buffer address in host memory */
  22. } cbd_t;
  23. #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
  24. #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
  25. #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
  26. #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
  27. #define BD_SC_LAST ((ushort)0x0800) /* Last buffer in frame */
  28. #define BD_SC_TC ((ushort)0x0400) /* Transmit CRC */
  29. #define BD_SC_CM ((ushort)0x0200) /* Continous mode */
  30. #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
  31. #define BD_SC_P ((ushort)0x0100) /* xmt preamble */
  32. #define BD_SC_BR ((ushort)0x0020) /* Break received */
  33. #define BD_SC_FR ((ushort)0x0010) /* Framing error */
  34. #define BD_SC_PR ((ushort)0x0008) /* Parity error */
  35. #define BD_SC_OV ((ushort)0x0002) /* Overrun */
  36. #define BD_SC_CD ((ushort)0x0001) /* Carrier Detect lost */
  37. /* Buffer descriptor control/status used by Ethernet receive.
  38. */
  39. #define BD_ENET_RX_EMPTY ((ushort)0x8000)
  40. #define BD_ENET_RX_RO1 ((ushort)0x4000)
  41. #define BD_ENET_RX_WRAP ((ushort)0x2000)
  42. #define BD_ENET_RX_INTR ((ushort)0x1000)
  43. #define BD_ENET_RX_RO2 BD_ENET_RX_INTR
  44. #define BD_ENET_RX_LAST ((ushort)0x0800)
  45. #define BD_ENET_RX_FIRST ((ushort)0x0400)
  46. #define BD_ENET_RX_MISS ((ushort)0x0100)
  47. #define BD_ENET_RX_BC ((ushort)0x0080)
  48. #define BD_ENET_RX_MC ((ushort)0x0040)
  49. #define BD_ENET_RX_LG ((ushort)0x0020)
  50. #define BD_ENET_RX_NO ((ushort)0x0010)
  51. #define BD_ENET_RX_SH ((ushort)0x0008)
  52. #define BD_ENET_RX_CR ((ushort)0x0004)
  53. #define BD_ENET_RX_OV ((ushort)0x0002)
  54. #define BD_ENET_RX_CL ((ushort)0x0001)
  55. #define BD_ENET_RX_TR BD_ENET_RX_CL
  56. #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
  57. /* Buffer descriptor control/status used by Ethernet transmit.
  58. */
  59. #define BD_ENET_TX_READY ((ushort)0x8000)
  60. #define BD_ENET_TX_PAD ((ushort)0x4000)
  61. #define BD_ENET_TX_TO1 BD_ENET_TX_PAD
  62. #define BD_ENET_TX_WRAP ((ushort)0x2000)
  63. #define BD_ENET_TX_INTR ((ushort)0x1000)
  64. #define BD_ENET_TX_TO2 BD_ENET_TX_INTR_
  65. #define BD_ENET_TX_LAST ((ushort)0x0800)
  66. #define BD_ENET_TX_TC ((ushort)0x0400)
  67. #define BD_ENET_TX_DEF ((ushort)0x0200)
  68. #define BD_ENET_TX_ABC BD_ENET_TX_DEF
  69. #define BD_ENET_TX_HB ((ushort)0x0100)
  70. #define BD_ENET_TX_LC ((ushort)0x0080)
  71. #define BD_ENET_TX_RL ((ushort)0x0040)
  72. #define BD_ENET_TX_RCMASK ((ushort)0x003c)
  73. #define BD_ENET_TX_UN ((ushort)0x0002)
  74. #define BD_ENET_TX_CSL ((ushort)0x0001)
  75. #define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
  76. /*********************************************************************
  77. * Fast Ethernet Controller (FEC)
  78. *********************************************************************/
  79. /* FEC private information */
  80. struct fec_info_s {
  81. int index;
  82. u32 iobase;
  83. u32 pinmux;
  84. u32 miibase;
  85. int phy_addr;
  86. int dup_spd;
  87. char *phy_name;
  88. int phyname_init;
  89. cbd_t *rxbd; /* Rx BD */
  90. cbd_t *txbd; /* Tx BD */
  91. uint rxIdx;
  92. uint txIdx;
  93. char *txbuf;
  94. int initialized;
  95. struct fec_info_s *next;
  96. };
  97. #ifdef CONFIG_MCFFEC
  98. /* Register read/write struct */
  99. typedef struct fec {
  100. #ifdef CONFIG_M5272
  101. u32 ecr; /* 0x00 */
  102. u32 eir; /* 0x04 */
  103. u32 eimr; /* 0x08 */
  104. u32 ivsr; /* 0x0C */
  105. u32 rdar; /* 0x10 */
  106. u32 tdar; /* 0x14 */
  107. u8 resv1[0x28]; /* 0x18 */
  108. u32 mmfr; /* 0x40 */
  109. u32 mscr; /* 0x44 */
  110. u8 resv2[0x44]; /* 0x48 */
  111. u32 frbr; /* 0x8C */
  112. u32 frsr; /* 0x90 */
  113. u8 resv3[0x10]; /* 0x94 */
  114. u32 tfwr; /* 0xA4 */
  115. u32 res4; /* 0xA8 */
  116. u32 tfsr; /* 0xAC */
  117. u8 resv4[0x50]; /* 0xB0 */
  118. u32 opd; /* 0x100 - dummy */
  119. u32 rcr; /* 0x104 */
  120. u32 mibc; /* 0x108 */
  121. u8 resv5[0x38]; /* 0x10C */
  122. u32 tcr; /* 0x144 */
  123. u8 resv6[0x270]; /* 0x148 */
  124. u32 iaur; /* 0x3B8 - dummy */
  125. u32 ialr; /* 0x3BC - dummy */
  126. u32 palr; /* 0x3C0 */
  127. u32 paur; /* 0x3C4 */
  128. u32 gaur; /* 0x3C8 */
  129. u32 galr; /* 0x3CC */
  130. u32 erdsr; /* 0x3D0 */
  131. u32 etdsr; /* 0x3D4 */
  132. u32 emrbr; /* 0x3D8 */
  133. u8 resv12[0x74]; /* 0x18C */
  134. #else
  135. u8 resv0[0x4];
  136. u32 eir;
  137. u32 eimr;
  138. u8 resv1[0x4];
  139. u32 rdar;
  140. u32 tdar;
  141. u8 resv2[0xC];
  142. u32 ecr;
  143. u8 resv3[0x18];
  144. u32 mmfr;
  145. u32 mscr;
  146. u8 resv4[0x1C];
  147. u32 mibc;
  148. u8 resv5[0x1C];
  149. u32 rcr;
  150. u8 resv6[0x3C];
  151. u32 tcr;
  152. u8 resv7[0x1C];
  153. u32 palr;
  154. u32 paur;
  155. u32 opd;
  156. u8 resv8[0x28];
  157. u32 iaur;
  158. u32 ialr;
  159. u32 gaur;
  160. u32 galr;
  161. u8 resv9[0x1C];
  162. u32 tfwr;
  163. u8 resv10[0x4];
  164. u32 frbr;
  165. u32 frsr;
  166. u8 resv11[0x2C];
  167. u32 erdsr;
  168. u32 etdsr;
  169. u32 emrbr;
  170. u8 resv12[0x74];
  171. #endif
  172. u32 rmon_t_drop;
  173. u32 rmon_t_packets;
  174. u32 rmon_t_bc_pkt;
  175. u32 rmon_t_mc_pkt;
  176. u32 rmon_t_crc_align;
  177. u32 rmon_t_undersize;
  178. u32 rmon_t_oversize;
  179. u32 rmon_t_frag;
  180. u32 rmon_t_jab;
  181. u32 rmon_t_col;
  182. u32 rmon_t_p64;
  183. u32 rmon_t_p65to127;
  184. u32 rmon_t_p128to255;
  185. u32 rmon_t_p256to511;
  186. u32 rmon_t_p512to1023;
  187. u32 rmon_t_p1024to2047;
  188. u32 rmon_t_p_gte2048;
  189. u32 rmon_t_octets;
  190. u32 ieee_t_drop;
  191. u32 ieee_t_frame_ok;
  192. u32 ieee_t_1col;
  193. u32 ieee_t_mcol;
  194. u32 ieee_t_def;
  195. u32 ieee_t_lcol;
  196. u32 ieee_t_excol;
  197. u32 ieee_t_macerr;
  198. u32 ieee_t_cserr;
  199. u32 ieee_t_sqe;
  200. u32 ieee_t_fdxfc;
  201. u32 ieee_t_octets_ok;
  202. u8 resv13[0x8];
  203. u32 rmon_r_drop;
  204. u32 rmon_r_packets;
  205. u32 rmon_r_bc_pkt;
  206. u32 rmon_r_mc_pkt;
  207. u32 rmon_r_crc_align;
  208. u32 rmon_r_undersize;
  209. u32 rmon_r_oversize;
  210. u32 rmon_r_frag;
  211. u32 rmon_r_jab;
  212. u32 rmon_r_resvd_0;
  213. u32 rmon_r_p64;
  214. u32 rmon_r_p65to127;
  215. u32 rmon_r_p128to255;
  216. u32 rmon_r_p256to511;
  217. u32 rmon_r_p512to1023;
  218. u32 rmon_r_p1024to2047;
  219. u32 rmon_r_p_gte2048;
  220. u32 rmon_r_octets;
  221. u32 ieee_r_drop;
  222. u32 ieee_r_frame_ok;
  223. u32 ieee_r_crc;
  224. u32 ieee_r_align;
  225. u32 ieee_r_macerr;
  226. u32 ieee_r_fdxfc;
  227. u32 ieee_r_octets_ok;
  228. } fec_t;
  229. #endif /* CONFIG_MCFFEC */
  230. /*********************************************************************
  231. * Fast Ethernet Controller (FEC)
  232. *********************************************************************/
  233. /* Bit definitions and macros for FEC_EIR */
  234. #define FEC_EIR_CLEAR_ALL (0xFFF80000)
  235. #define FEC_EIR_HBERR (0x80000000)
  236. #define FEC_EIR_BABR (0x40000000)
  237. #define FEC_EIR_BABT (0x20000000)
  238. #define FEC_EIR_GRA (0x10000000)
  239. #define FEC_EIR_TXF (0x08000000)
  240. #define FEC_EIR_TXB (0x04000000)
  241. #define FEC_EIR_RXF (0x02000000)
  242. #define FEC_EIR_RXB (0x01000000)
  243. #define FEC_EIR_MII (0x00800000)
  244. #define FEC_EIR_EBERR (0x00400000)
  245. #define FEC_EIR_LC (0x00200000)
  246. #define FEC_EIR_RL (0x00100000)
  247. #define FEC_EIR_UN (0x00080000)
  248. /* Bit definitions and macros for FEC_RDAR */
  249. #define FEC_RDAR_R_DES_ACTIVE (0x01000000)
  250. /* Bit definitions and macros for FEC_TDAR */
  251. #define FEC_TDAR_X_DES_ACTIVE (0x01000000)
  252. /* Bit definitions and macros for FEC_ECR */
  253. #define FEC_ECR_ETHER_EN (0x00000002)
  254. #define FEC_ECR_RESET (0x00000001)
  255. /* Bit definitions and macros for FEC_MMFR */
  256. #define FEC_MMFR_DATA(x) (((x)&0xFFFF))
  257. #define FEC_MMFR_ST(x) (((x)&0x03)<<30)
  258. #define FEC_MMFR_ST_01 (0x40000000)
  259. #define FEC_MMFR_OP_RD (0x20000000)
  260. #define FEC_MMFR_OP_WR (0x10000000)
  261. #define FEC_MMFR_PA(x) (((x)&0x1F)<<23)
  262. #define FEC_MMFR_RA(x) (((x)&0x1F)<<18)
  263. #define FEC_MMFR_TA(x) (((x)&0x03)<<16)
  264. #define FEC_MMFR_TA_10 (0x00020000)
  265. /* Bit definitions and macros for FEC_MSCR */
  266. #define FEC_MSCR_DIS_PREAMBLE (0x00000080)
  267. #define FEC_MSCR_MII_SPEED(x) (((x)&0x3F)<<1)
  268. /* Bit definitions and macros for FEC_MIBC */
  269. #define FEC_MIBC_MIB_DISABLE (0x80000000)
  270. #define FEC_MIBC_MIB_IDLE (0x40000000)
  271. /* Bit definitions and macros for FEC_RCR */
  272. #define FEC_RCR_MAX_FL(x) (((x)&0x7FF)<<16)
  273. #define FEC_RCR_FCE (0x00000020)
  274. #define FEC_RCR_BC_REJ (0x00000010)
  275. #define FEC_RCR_PROM (0x00000008)
  276. #define FEC_RCR_MII_MODE (0x00000004)
  277. #define FEC_RCR_DRT (0x00000002)
  278. #define FEC_RCR_LOOP (0x00000001)
  279. /* Bit definitions and macros for FEC_TCR */
  280. #define FEC_TCR_RFC_PAUSE (0x00000010)
  281. #define FEC_TCR_TFC_PAUSE (0x00000008)
  282. #define FEC_TCR_FDEN (0x00000004)
  283. #define FEC_TCR_HBC (0x00000002)
  284. #define FEC_TCR_GTS (0x00000001)
  285. /* Bit definitions and macros for FEC_PAUR */
  286. #define FEC_PAUR_PADDR2(x) (((x)&0xFFFF)<<16)
  287. #define FEC_PAUR_TYPE(x) ((x)&0xFFFF)
  288. /* Bit definitions and macros for FEC_OPD */
  289. #define FEC_OPD_PAUSE_DUR(x) (((x)&0x0000FFFF)<<0)
  290. #define FEC_OPD_OPCODE(x) (((x)&0x0000FFFF)<<16)
  291. /* Bit definitions and macros for FEC_TFWR */
  292. #define FEC_TFWR_X_WMRK(x) ((x)&0x03)
  293. #define FEC_TFWR_X_WMRK_64 (0x01)
  294. #define FEC_TFWR_X_WMRK_128 (0x02)
  295. #define FEC_TFWR_X_WMRK_192 (0x03)
  296. /* Bit definitions and macros for FEC_FRBR */
  297. #define FEC_FRBR_R_BOUND(x) (((x)&0xFF)<<2)
  298. /* Bit definitions and macros for FEC_FRSR */
  299. #define FEC_FRSR_R_FSTART(x) (((x)&0xFF)<<2)
  300. /* Bit definitions and macros for FEC_ERDSR */
  301. #define FEC_ERDSR_R_DES_START(x) (((x)&0x3FFFFFFF)<<2)
  302. /* Bit definitions and macros for FEC_ETDSR */
  303. #define FEC_ETDSR_X_DES_START(x) (((x)&0x3FFFFFFF)<<2)
  304. /* Bit definitions and macros for FEC_EMRBR */
  305. #define FEC_EMRBR_R_BUF_SIZE(x) (((x)&0x7F)<<4)
  306. #define FEC_RESET_DELAY 100
  307. #define FEC_RX_TOUT 100
  308. int fecpin_setclear(struct eth_device *dev, int setclear);
  309. #ifdef CONFIG_SYS_DISCOVER_PHY
  310. void __mii_init(void);
  311. uint mii_send(uint mii_cmd);
  312. int mii_discover_phy(struct eth_device *dev);
  313. int mcffec_miiphy_read(const char *devname, unsigned char addr,
  314. unsigned char reg, unsigned short *value);
  315. int mcffec_miiphy_write(const char *devname, unsigned char addr,
  316. unsigned char reg, unsigned short value);
  317. #endif
  318. #endif /* fec_h */