ddr.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <fsl_ddr_dimm_params.h>
  9. #include "ddr.h"
  10. #ifdef CONFIG_FSL_DEEP_SLEEP
  11. #include <fsl_sleep.h>
  12. #endif
  13. DECLARE_GLOBAL_DATA_PTR;
  14. void fsl_ddr_board_options(memctl_options_t *popts,
  15. dimm_params_t *pdimm,
  16. unsigned int ctrl_num)
  17. {
  18. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  19. ulong ddr_freq;
  20. if (ctrl_num > 1) {
  21. printf("Not supported controller number %d\n", ctrl_num);
  22. return;
  23. }
  24. if (!pdimm->n_ranks)
  25. return;
  26. pbsp = udimms[0];
  27. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  28. * freqency and n_banks specified in board_specific_parameters table.
  29. */
  30. ddr_freq = get_ddr_freq(0) / 1000000;
  31. while (pbsp->datarate_mhz_high) {
  32. if (pbsp->n_ranks == pdimm->n_ranks) {
  33. if (ddr_freq <= pbsp->datarate_mhz_high) {
  34. popts->clk_adjust = pbsp->clk_adjust;
  35. popts->wrlvl_start = pbsp->wrlvl_start;
  36. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  37. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  38. popts->cpo_override = pbsp->cpo_override;
  39. popts->write_data_delay =
  40. pbsp->write_data_delay;
  41. goto found;
  42. }
  43. pbsp_highest = pbsp;
  44. }
  45. pbsp++;
  46. }
  47. if (pbsp_highest) {
  48. printf("Error: board specific timing not found for %lu MT/s\n",
  49. ddr_freq);
  50. printf("Trying to use the highest speed (%u) parameters\n",
  51. pbsp_highest->datarate_mhz_high);
  52. popts->clk_adjust = pbsp_highest->clk_adjust;
  53. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  54. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  55. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  56. } else {
  57. panic("DIMM is not supported by this board");
  58. }
  59. found:
  60. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
  61. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
  62. /* force DDR bus width to 32 bits */
  63. popts->data_bus_width = 1;
  64. popts->otf_burst_chop_en = 0;
  65. popts->burst_length = DDR_BL8;
  66. /*
  67. * Factors to consider for half-strength driver enable:
  68. * - number of DIMMs installed
  69. */
  70. popts->half_strength_driver_enable = 1;
  71. /*
  72. * Write leveling override
  73. */
  74. popts->wrlvl_override = 1;
  75. popts->wrlvl_sample = 0xf;
  76. /*
  77. * Rtt and Rtt_WR override
  78. */
  79. popts->rtt_override = 0;
  80. /* Enable ZQ calibration */
  81. popts->zq_en = 1;
  82. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  83. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
  84. DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
  85. }
  86. /* DDR model number: MT40A512M8HX-093E */
  87. #ifdef CONFIG_SYS_DDR_RAW_TIMING
  88. dimm_params_t ddr_raw_timing = {
  89. .n_ranks = 1,
  90. .rank_density = 2147483648u,
  91. .capacity = 2147483648u,
  92. .primary_sdram_width = 32,
  93. .ec_sdram_width = 0,
  94. .registered_dimm = 0,
  95. .mirrored_dimm = 0,
  96. .n_row_addr = 15,
  97. .n_col_addr = 10,
  98. .bank_addr_bits = 0,
  99. .bank_group_bits = 2,
  100. .edc_config = 0,
  101. .burst_lengths_bitmask = 0x0c,
  102. .tckmin_x_ps = 938,
  103. .tckmax_ps = 1500,
  104. .caslat_x = 0x000DFA00,
  105. .taa_ps = 13500,
  106. .trcd_ps = 13500,
  107. .trp_ps = 13500,
  108. .tras_ps = 33000,
  109. .trc_ps = 46500,
  110. .trfc1_ps = 260000,
  111. .trfc2_ps = 160000,
  112. .trfc4_ps = 110000,
  113. .tfaw_ps = 21000,
  114. .trrds_ps = 3700,
  115. .trrdl_ps = 5300,
  116. .tccdl_ps = 5355,
  117. .refresh_rate_ps = 7800000,
  118. .dq_mapping[0] = 0x0,
  119. .dq_mapping[1] = 0x0,
  120. .dq_mapping[2] = 0x0,
  121. .dq_mapping[3] = 0x0,
  122. .dq_mapping[4] = 0x0,
  123. .dq_mapping[5] = 0x0,
  124. .dq_mapping[6] = 0x0,
  125. .dq_mapping[7] = 0x0,
  126. .dq_mapping[8] = 0x0,
  127. .dq_mapping[9] = 0x0,
  128. .dq_mapping[10] = 0x0,
  129. .dq_mapping[11] = 0x0,
  130. .dq_mapping[12] = 0x0,
  131. .dq_mapping[13] = 0x0,
  132. .dq_mapping[14] = 0x0,
  133. .dq_mapping[15] = 0x0,
  134. .dq_mapping[16] = 0x0,
  135. .dq_mapping[17] = 0x0,
  136. .dq_mapping_ors = 0,
  137. };
  138. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  139. unsigned int controller_number,
  140. unsigned int dimm_number)
  141. {
  142. static const char dimm_model[] = "Fixed DDR on board";
  143. if (((controller_number == 0) && (dimm_number == 0)) ||
  144. ((controller_number == 1) && (dimm_number == 0))) {
  145. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  146. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  147. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  148. }
  149. return 0;
  150. }
  151. #endif
  152. phys_size_t initdram(int board_type)
  153. {
  154. phys_size_t dram_size;
  155. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_SPL)
  156. puts("Initializing DDR....\n");
  157. dram_size = fsl_ddr_sdram();
  158. #else
  159. dram_size = fsl_ddr_sdram_size();
  160. #endif
  161. erratum_a008850_post();
  162. #ifdef CONFIG_FSL_DEEP_SLEEP
  163. fsl_dp_ddr_restore();
  164. #endif
  165. return dram_size;
  166. }
  167. void dram_init_banksize(void)
  168. {
  169. /*
  170. * gd->arch.secure_ram tracks the location of secure memory.
  171. * It was set as if the memory starts from 0.
  172. * The address needs to add the offset of its bank.
  173. */
  174. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  175. if (gd->ram_size > CONFIG_SYS_DDR_BLOCK1_SIZE) {
  176. gd->bd->bi_dram[0].size = CONFIG_SYS_DDR_BLOCK1_SIZE;
  177. gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
  178. gd->bd->bi_dram[1].size = gd->ram_size -
  179. CONFIG_SYS_DDR_BLOCK1_SIZE;
  180. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  181. gd->arch.secure_ram = gd->bd->bi_dram[1].start +
  182. gd->arch.secure_ram -
  183. CONFIG_SYS_DDR_BLOCK1_SIZE;
  184. gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
  185. #endif
  186. } else {
  187. gd->bd->bi_dram[0].size = gd->ram_size;
  188. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  189. gd->arch.secure_ram = gd->bd->bi_dram[0].start +
  190. gd->arch.secure_ram;
  191. gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
  192. #endif
  193. }
  194. }