pinmux.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * Copyright (c) 2015, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _TEGRA210_PINMUX_H_
  7. #define _TEGRA210_PINMUX_H_
  8. enum pmux_pingrp {
  9. PMUX_PINGRP_SDMMC1_CLK_PM0,
  10. PMUX_PINGRP_SDMMC1_CMD_PM1,
  11. PMUX_PINGRP_SDMMC1_DAT3_PM2,
  12. PMUX_PINGRP_SDMMC1_DAT2_PM3,
  13. PMUX_PINGRP_SDMMC1_DAT1_PM4,
  14. PMUX_PINGRP_SDMMC1_DAT0_PM5,
  15. PMUX_PINGRP_SDMMC3_CLK_PP0 = (0x1c / 4),
  16. PMUX_PINGRP_SDMMC3_CMD_PP1,
  17. PMUX_PINGRP_SDMMC3_DAT0_PP5,
  18. PMUX_PINGRP_SDMMC3_DAT1_PP4,
  19. PMUX_PINGRP_SDMMC3_DAT2_PP3,
  20. PMUX_PINGRP_SDMMC3_DAT3_PP2,
  21. PMUX_PINGRP_PEX_L0_RST_N_PA0 = (0x38 / 4),
  22. PMUX_PINGRP_PEX_L0_CLKREQ_N_PA1,
  23. PMUX_PINGRP_PEX_WAKE_N_PA2,
  24. PMUX_PINGRP_PEX_L1_RST_N_PA3,
  25. PMUX_PINGRP_PEX_L1_CLKREQ_N_PA4,
  26. PMUX_PINGRP_SATA_LED_ACTIVE_PA5,
  27. PMUX_PINGRP_SPI1_MOSI_PC0,
  28. PMUX_PINGRP_SPI1_MISO_PC1,
  29. PMUX_PINGRP_SPI1_SCK_PC2,
  30. PMUX_PINGRP_SPI1_CS0_PC3,
  31. PMUX_PINGRP_SPI1_CS1_PC4,
  32. PMUX_PINGRP_SPI2_MOSI_PB4,
  33. PMUX_PINGRP_SPI2_MISO_PB5,
  34. PMUX_PINGRP_SPI2_SCK_PB6,
  35. PMUX_PINGRP_SPI2_CS0_PB7,
  36. PMUX_PINGRP_SPI2_CS1_PDD0,
  37. PMUX_PINGRP_SPI4_MOSI_PC7,
  38. PMUX_PINGRP_SPI4_MISO_PD0,
  39. PMUX_PINGRP_SPI4_SCK_PC5,
  40. PMUX_PINGRP_SPI4_CS0_PC6,
  41. PMUX_PINGRP_QSPI_SCK_PEE0,
  42. PMUX_PINGRP_QSPI_CS_N_PEE1,
  43. PMUX_PINGRP_QSPI_IO0_PEE2,
  44. PMUX_PINGRP_QSPI_IO1_PEE3,
  45. PMUX_PINGRP_QSPI_IO2_PEE4,
  46. PMUX_PINGRP_QSPI_IO3_PEE5,
  47. PMUX_PINGRP_DMIC1_CLK_PE0 = (0xa4 / 4),
  48. PMUX_PINGRP_DMIC1_DAT_PE1,
  49. PMUX_PINGRP_DMIC2_CLK_PE2,
  50. PMUX_PINGRP_DMIC2_DAT_PE3,
  51. PMUX_PINGRP_DMIC3_CLK_PE4,
  52. PMUX_PINGRP_DMIC3_DAT_PE5,
  53. PMUX_PINGRP_GEN1_I2C_SCL_PJ1,
  54. PMUX_PINGRP_GEN1_I2C_SDA_PJ0,
  55. PMUX_PINGRP_GEN2_I2C_SCL_PJ2,
  56. PMUX_PINGRP_GEN2_I2C_SDA_PJ3,
  57. PMUX_PINGRP_GEN3_I2C_SCL_PF0,
  58. PMUX_PINGRP_GEN3_I2C_SDA_PF1,
  59. PMUX_PINGRP_CAM_I2C_SCL_PS2,
  60. PMUX_PINGRP_CAM_I2C_SDA_PS3,
  61. PMUX_PINGRP_PWR_I2C_SCL_PY3,
  62. PMUX_PINGRP_PWR_I2C_SDA_PY4,
  63. PMUX_PINGRP_UART1_TX_PU0,
  64. PMUX_PINGRP_UART1_RX_PU1,
  65. PMUX_PINGRP_UART1_RTS_PU2,
  66. PMUX_PINGRP_UART1_CTS_PU3,
  67. PMUX_PINGRP_UART2_TX_PG0,
  68. PMUX_PINGRP_UART2_RX_PG1,
  69. PMUX_PINGRP_UART2_RTS_PG2,
  70. PMUX_PINGRP_UART2_CTS_PG3,
  71. PMUX_PINGRP_UART3_TX_PD1,
  72. PMUX_PINGRP_UART3_RX_PD2,
  73. PMUX_PINGRP_UART3_RTS_PD3,
  74. PMUX_PINGRP_UART3_CTS_PD4,
  75. PMUX_PINGRP_UART4_TX_PI4,
  76. PMUX_PINGRP_UART4_RX_PI5,
  77. PMUX_PINGRP_UART4_RTS_PI6,
  78. PMUX_PINGRP_UART4_CTS_PI7,
  79. PMUX_PINGRP_DAP1_FS_PB0,
  80. PMUX_PINGRP_DAP1_DIN_PB1,
  81. PMUX_PINGRP_DAP1_DOUT_PB2,
  82. PMUX_PINGRP_DAP1_SCLK_PB3,
  83. PMUX_PINGRP_DAP2_FS_PAA0,
  84. PMUX_PINGRP_DAP2_DIN_PAA2,
  85. PMUX_PINGRP_DAP2_DOUT_PAA3,
  86. PMUX_PINGRP_DAP2_SCLK_PAA1,
  87. PMUX_PINGRP_DAP4_FS_PJ4,
  88. PMUX_PINGRP_DAP4_DIN_PJ5,
  89. PMUX_PINGRP_DAP4_DOUT_PJ6,
  90. PMUX_PINGRP_DAP4_SCLK_PJ7,
  91. PMUX_PINGRP_CAM1_MCLK_PS0,
  92. PMUX_PINGRP_CAM2_MCLK_PS1,
  93. PMUX_PINGRP_JTAG_RTCK,
  94. PMUX_PINGRP_CLK_32K_IN,
  95. PMUX_PINGRP_CLK_32K_OUT_PY5,
  96. PMUX_PINGRP_BATT_BCL,
  97. PMUX_PINGRP_CLK_REQ,
  98. PMUX_PINGRP_CPU_PWR_REQ,
  99. PMUX_PINGRP_PWR_INT_N,
  100. PMUX_PINGRP_SHUTDOWN,
  101. PMUX_PINGRP_CORE_PWR_REQ,
  102. PMUX_PINGRP_AUD_MCLK_PBB0,
  103. PMUX_PINGRP_DVFS_PWM_PBB1,
  104. PMUX_PINGRP_DVFS_CLK_PBB2,
  105. PMUX_PINGRP_GPIO_X1_AUD_PBB3,
  106. PMUX_PINGRP_GPIO_X3_AUD_PBB4,
  107. PMUX_PINGRP_PCC7,
  108. PMUX_PINGRP_HDMI_CEC_PCC0,
  109. PMUX_PINGRP_HDMI_INT_DP_HPD_PCC1,
  110. PMUX_PINGRP_SPDIF_OUT_PCC2,
  111. PMUX_PINGRP_SPDIF_IN_PCC3,
  112. PMUX_PINGRP_USB_VBUS_EN0_PCC4,
  113. PMUX_PINGRP_USB_VBUS_EN1_PCC5,
  114. PMUX_PINGRP_DP_HPD0_PCC6,
  115. PMUX_PINGRP_WIFI_EN_PH0,
  116. PMUX_PINGRP_WIFI_RST_PH1,
  117. PMUX_PINGRP_WIFI_WAKE_AP_PH2,
  118. PMUX_PINGRP_AP_WAKE_BT_PH3,
  119. PMUX_PINGRP_BT_RST_PH4,
  120. PMUX_PINGRP_BT_WAKE_AP_PH5,
  121. PMUX_PINGRP_AP_WAKE_NFC_PH7,
  122. PMUX_PINGRP_NFC_EN_PI0,
  123. PMUX_PINGRP_NFC_INT_PI1,
  124. PMUX_PINGRP_GPS_EN_PI2,
  125. PMUX_PINGRP_GPS_RST_PI3,
  126. PMUX_PINGRP_CAM_RST_PS4,
  127. PMUX_PINGRP_CAM_AF_EN_PS5,
  128. PMUX_PINGRP_CAM_FLASH_EN_PS6,
  129. PMUX_PINGRP_CAM1_PWDN_PS7,
  130. PMUX_PINGRP_CAM2_PWDN_PT0,
  131. PMUX_PINGRP_CAM1_STROBE_PT1,
  132. PMUX_PINGRP_LCD_TE_PY2,
  133. PMUX_PINGRP_LCD_BL_PWM_PV0,
  134. PMUX_PINGRP_LCD_BL_EN_PV1,
  135. PMUX_PINGRP_LCD_RST_PV2,
  136. PMUX_PINGRP_LCD_GPIO1_PV3,
  137. PMUX_PINGRP_LCD_GPIO2_PV4,
  138. PMUX_PINGRP_AP_READY_PV5,
  139. PMUX_PINGRP_TOUCH_RST_PV6,
  140. PMUX_PINGRP_TOUCH_CLK_PV7,
  141. PMUX_PINGRP_MODEM_WAKE_AP_PX0,
  142. PMUX_PINGRP_TOUCH_INT_PX1,
  143. PMUX_PINGRP_MOTION_INT_PX2,
  144. PMUX_PINGRP_ALS_PROX_INT_PX3,
  145. PMUX_PINGRP_TEMP_ALERT_PX4,
  146. PMUX_PINGRP_BUTTON_POWER_ON_PX5,
  147. PMUX_PINGRP_BUTTON_VOL_UP_PX6,
  148. PMUX_PINGRP_BUTTON_VOL_DOWN_PX7,
  149. PMUX_PINGRP_BUTTON_SLIDE_SW_PY0,
  150. PMUX_PINGRP_BUTTON_HOME_PY1,
  151. PMUX_PINGRP_PA6,
  152. PMUX_PINGRP_PE6,
  153. PMUX_PINGRP_PE7,
  154. PMUX_PINGRP_PH6,
  155. PMUX_PINGRP_PK0,
  156. PMUX_PINGRP_PK1,
  157. PMUX_PINGRP_PK2,
  158. PMUX_PINGRP_PK3,
  159. PMUX_PINGRP_PK4,
  160. PMUX_PINGRP_PK5,
  161. PMUX_PINGRP_PK6,
  162. PMUX_PINGRP_PK7,
  163. PMUX_PINGRP_PL0,
  164. PMUX_PINGRP_PL1,
  165. PMUX_PINGRP_PZ0,
  166. PMUX_PINGRP_PZ1,
  167. PMUX_PINGRP_PZ2,
  168. PMUX_PINGRP_PZ3,
  169. PMUX_PINGRP_PZ4,
  170. PMUX_PINGRP_PZ5,
  171. PMUX_PINGRP_COUNT,
  172. };
  173. enum pmux_drvgrp {
  174. PMUX_DRVGRP_ALS_PROX_INT = (0x10 / 4),
  175. PMUX_DRVGRP_AP_READY,
  176. PMUX_DRVGRP_AP_WAKE_BT,
  177. PMUX_DRVGRP_AP_WAKE_NFC,
  178. PMUX_DRVGRP_AUD_MCLK,
  179. PMUX_DRVGRP_BATT_BCL,
  180. PMUX_DRVGRP_BT_RST,
  181. PMUX_DRVGRP_BT_WAKE_AP,
  182. PMUX_DRVGRP_BUTTON_HOME,
  183. PMUX_DRVGRP_BUTTON_POWER_ON,
  184. PMUX_DRVGRP_BUTTON_SLIDE_SW,
  185. PMUX_DRVGRP_BUTTON_VOL_DOWN,
  186. PMUX_DRVGRP_BUTTON_VOL_UP,
  187. PMUX_DRVGRP_CAM1_MCLK,
  188. PMUX_DRVGRP_CAM1_PWDN,
  189. PMUX_DRVGRP_CAM1_STROBE,
  190. PMUX_DRVGRP_CAM2_MCLK,
  191. PMUX_DRVGRP_CAM2_PWDN,
  192. PMUX_DRVGRP_CAM_AF_EN,
  193. PMUX_DRVGRP_CAM_FLASH_EN,
  194. PMUX_DRVGRP_CAM_I2C_SCL,
  195. PMUX_DRVGRP_CAM_I2C_SDA,
  196. PMUX_DRVGRP_CAM_RST,
  197. PMUX_DRVGRP_CLK_32K_IN,
  198. PMUX_DRVGRP_CLK_32K_OUT,
  199. PMUX_DRVGRP_CLK_REQ,
  200. PMUX_DRVGRP_CORE_PWR_REQ,
  201. PMUX_DRVGRP_CPU_PWR_REQ,
  202. PMUX_DRVGRP_DAP1_DIN,
  203. PMUX_DRVGRP_DAP1_DOUT,
  204. PMUX_DRVGRP_DAP1_FS,
  205. PMUX_DRVGRP_DAP1_SCLK,
  206. PMUX_DRVGRP_DAP2_DIN,
  207. PMUX_DRVGRP_DAP2_DOUT,
  208. PMUX_DRVGRP_DAP2_FS,
  209. PMUX_DRVGRP_DAP2_SCLK,
  210. PMUX_DRVGRP_DAP4_DIN,
  211. PMUX_DRVGRP_DAP4_DOUT,
  212. PMUX_DRVGRP_DAP4_FS,
  213. PMUX_DRVGRP_DAP4_SCLK,
  214. PMUX_DRVGRP_DMIC1_CLK,
  215. PMUX_DRVGRP_DMIC1_DAT,
  216. PMUX_DRVGRP_DMIC2_CLK,
  217. PMUX_DRVGRP_DMIC2_DAT,
  218. PMUX_DRVGRP_DMIC3_CLK,
  219. PMUX_DRVGRP_DMIC3_DAT,
  220. PMUX_DRVGRP_DP_HPD0,
  221. PMUX_DRVGRP_DVFS_CLK,
  222. PMUX_DRVGRP_DVFS_PWM,
  223. PMUX_DRVGRP_GEN1_I2C_SCL,
  224. PMUX_DRVGRP_GEN1_I2C_SDA,
  225. PMUX_DRVGRP_GEN2_I2C_SCL,
  226. PMUX_DRVGRP_GEN2_I2C_SDA,
  227. PMUX_DRVGRP_GEN3_I2C_SCL,
  228. PMUX_DRVGRP_GEN3_I2C_SDA,
  229. PMUX_DRVGRP_PA6,
  230. PMUX_DRVGRP_PCC7,
  231. PMUX_DRVGRP_PE6,
  232. PMUX_DRVGRP_PE7,
  233. PMUX_DRVGRP_PH6,
  234. PMUX_DRVGRP_PK0,
  235. PMUX_DRVGRP_PK1,
  236. PMUX_DRVGRP_PK2,
  237. PMUX_DRVGRP_PK3,
  238. PMUX_DRVGRP_PK4,
  239. PMUX_DRVGRP_PK5,
  240. PMUX_DRVGRP_PK6,
  241. PMUX_DRVGRP_PK7,
  242. PMUX_DRVGRP_PL0,
  243. PMUX_DRVGRP_PL1,
  244. PMUX_DRVGRP_PZ0,
  245. PMUX_DRVGRP_PZ1,
  246. PMUX_DRVGRP_PZ2,
  247. PMUX_DRVGRP_PZ3,
  248. PMUX_DRVGRP_PZ4,
  249. PMUX_DRVGRP_PZ5,
  250. PMUX_DRVGRP_GPIO_X1_AUD,
  251. PMUX_DRVGRP_GPIO_X3_AUD,
  252. PMUX_DRVGRP_GPS_EN,
  253. PMUX_DRVGRP_GPS_RST,
  254. PMUX_DRVGRP_HDMI_CEC,
  255. PMUX_DRVGRP_HDMI_INT_DP_HPD,
  256. PMUX_DRVGRP_JTAG_RTCK,
  257. PMUX_DRVGRP_LCD_BL_EN,
  258. PMUX_DRVGRP_LCD_BL_PWM,
  259. PMUX_DRVGRP_LCD_GPIO1,
  260. PMUX_DRVGRP_LCD_GPIO2,
  261. PMUX_DRVGRP_LCD_RST,
  262. PMUX_DRVGRP_LCD_TE,
  263. PMUX_DRVGRP_MODEM_WAKE_AP,
  264. PMUX_DRVGRP_MOTION_INT,
  265. PMUX_DRVGRP_NFC_EN,
  266. PMUX_DRVGRP_NFC_INT,
  267. PMUX_DRVGRP_PEX_L0_CLKREQ_N,
  268. PMUX_DRVGRP_PEX_L0_RST_N,
  269. PMUX_DRVGRP_PEX_L1_CLKREQ_N,
  270. PMUX_DRVGRP_PEX_L1_RST_N,
  271. PMUX_DRVGRP_PEX_WAKE_N,
  272. PMUX_DRVGRP_PWR_I2C_SCL,
  273. PMUX_DRVGRP_PWR_I2C_SDA,
  274. PMUX_DRVGRP_PWR_INT_N,
  275. PMUX_DRVGRP_QSPI_SCK = (0x1bc / 4),
  276. PMUX_DRVGRP_SATA_LED_ACTIVE,
  277. PMUX_DRVGRP_SDMMC1,
  278. PMUX_DRVGRP_SDMMC2,
  279. PMUX_DRVGRP_SDMMC3 = (0x1dc / 4),
  280. PMUX_DRVGRP_SDMMC4,
  281. PMUX_DRVGRP_SHUTDOWN = (0x1f4 / 4),
  282. PMUX_DRVGRP_SPDIF_IN,
  283. PMUX_DRVGRP_SPDIF_OUT,
  284. PMUX_DRVGRP_SPI1_CS0,
  285. PMUX_DRVGRP_SPI1_CS1,
  286. PMUX_DRVGRP_SPI1_MISO,
  287. PMUX_DRVGRP_SPI1_MOSI,
  288. PMUX_DRVGRP_SPI1_SCK,
  289. PMUX_DRVGRP_SPI2_CS0,
  290. PMUX_DRVGRP_SPI2_CS1,
  291. PMUX_DRVGRP_SPI2_MISO,
  292. PMUX_DRVGRP_SPI2_MOSI,
  293. PMUX_DRVGRP_SPI2_SCK,
  294. PMUX_DRVGRP_SPI4_CS0,
  295. PMUX_DRVGRP_SPI4_MISO,
  296. PMUX_DRVGRP_SPI4_MOSI,
  297. PMUX_DRVGRP_SPI4_SCK,
  298. PMUX_DRVGRP_TEMP_ALERT,
  299. PMUX_DRVGRP_TOUCH_CLK,
  300. PMUX_DRVGRP_TOUCH_INT,
  301. PMUX_DRVGRP_TOUCH_RST,
  302. PMUX_DRVGRP_UART1_CTS,
  303. PMUX_DRVGRP_UART1_RTS,
  304. PMUX_DRVGRP_UART1_RX,
  305. PMUX_DRVGRP_UART1_TX,
  306. PMUX_DRVGRP_UART2_CTS,
  307. PMUX_DRVGRP_UART2_RTS,
  308. PMUX_DRVGRP_UART2_RX,
  309. PMUX_DRVGRP_UART2_TX,
  310. PMUX_DRVGRP_UART3_CTS,
  311. PMUX_DRVGRP_UART3_RTS,
  312. PMUX_DRVGRP_UART3_RX,
  313. PMUX_DRVGRP_UART3_TX,
  314. PMUX_DRVGRP_UART4_CTS,
  315. PMUX_DRVGRP_UART4_RTS,
  316. PMUX_DRVGRP_UART4_RX,
  317. PMUX_DRVGRP_UART4_TX,
  318. PMUX_DRVGRP_USB_VBUS_EN0,
  319. PMUX_DRVGRP_USB_VBUS_EN1,
  320. PMUX_DRVGRP_WIFI_EN,
  321. PMUX_DRVGRP_WIFI_RST,
  322. PMUX_DRVGRP_WIFI_WAKE_AP,
  323. PMUX_DRVGRP_COUNT,
  324. };
  325. enum pmux_func {
  326. PMUX_FUNC_DEFAULT,
  327. PMUX_FUNC_AUD,
  328. PMUX_FUNC_BCL,
  329. PMUX_FUNC_BLINK,
  330. PMUX_FUNC_CCLA,
  331. PMUX_FUNC_CEC,
  332. PMUX_FUNC_CLDVFS,
  333. PMUX_FUNC_CLK,
  334. PMUX_FUNC_CORE,
  335. PMUX_FUNC_CPU,
  336. PMUX_FUNC_DISPLAYA,
  337. PMUX_FUNC_DISPLAYB,
  338. PMUX_FUNC_DMIC1,
  339. PMUX_FUNC_DMIC2,
  340. PMUX_FUNC_DMIC3,
  341. PMUX_FUNC_DP,
  342. PMUX_FUNC_DTV,
  343. PMUX_FUNC_EXTPERIPH3,
  344. PMUX_FUNC_I2C1,
  345. PMUX_FUNC_I2C2,
  346. PMUX_FUNC_I2C3,
  347. PMUX_FUNC_I2CPMU,
  348. PMUX_FUNC_I2CVI,
  349. PMUX_FUNC_I2S1,
  350. PMUX_FUNC_I2S2,
  351. PMUX_FUNC_I2S3,
  352. PMUX_FUNC_I2S4A,
  353. PMUX_FUNC_I2S4B,
  354. PMUX_FUNC_I2S5A,
  355. PMUX_FUNC_I2S5B,
  356. PMUX_FUNC_IQC0,
  357. PMUX_FUNC_IQC1,
  358. PMUX_FUNC_JTAG,
  359. PMUX_FUNC_PE,
  360. PMUX_FUNC_PE0,
  361. PMUX_FUNC_PE1,
  362. PMUX_FUNC_PMI,
  363. PMUX_FUNC_PWM0,
  364. PMUX_FUNC_PWM1,
  365. PMUX_FUNC_PWM2,
  366. PMUX_FUNC_PWM3,
  367. PMUX_FUNC_QSPI,
  368. PMUX_FUNC_SATA,
  369. PMUX_FUNC_SDMMC1,
  370. PMUX_FUNC_SDMMC3,
  371. PMUX_FUNC_SHUTDOWN,
  372. PMUX_FUNC_SOC,
  373. PMUX_FUNC_SOR0,
  374. PMUX_FUNC_SOR1,
  375. PMUX_FUNC_SPDIF,
  376. PMUX_FUNC_SPI1,
  377. PMUX_FUNC_SPI2,
  378. PMUX_FUNC_SPI3,
  379. PMUX_FUNC_SPI4,
  380. PMUX_FUNC_SYS,
  381. PMUX_FUNC_TOUCH,
  382. PMUX_FUNC_UART,
  383. PMUX_FUNC_UARTA,
  384. PMUX_FUNC_UARTB,
  385. PMUX_FUNC_UARTC,
  386. PMUX_FUNC_UARTD,
  387. PMUX_FUNC_USB,
  388. PMUX_FUNC_VGP1,
  389. PMUX_FUNC_VGP2,
  390. PMUX_FUNC_VGP3,
  391. PMUX_FUNC_VGP4,
  392. PMUX_FUNC_VGP5,
  393. PMUX_FUNC_VGP6,
  394. PMUX_FUNC_VIMCLK,
  395. PMUX_FUNC_VIMCLK2,
  396. PMUX_FUNC_RSVD0,
  397. PMUX_FUNC_RSVD1,
  398. PMUX_FUNC_RSVD2,
  399. PMUX_FUNC_RSVD3,
  400. PMUX_FUNC_COUNT,
  401. };
  402. #define TEGRA_PMX_SOC_DRV_GROUP_BASE_REG 0x8d4
  403. #define TEGRA_PMX_SOC_HAS_IO_CLAMPING
  404. #define TEGRA_PMX_SOC_HAS_DRVGRPS
  405. #define TEGRA_PMX_PINS_HAVE_E_INPUT
  406. #define TEGRA_PMX_PINS_HAVE_LOCK
  407. #define TEGRA_PMX_PINS_HAVE_OD
  408. #define TEGRA_PMX_PINS_HAVE_E_IO_HV
  409. #include <asm/arch-tegra/pinmux.h>
  410. #endif /* _TEGRA210_PINMUX_H_ */