clk_rk322x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * (C) Copyright 2017 Rockchip Electronics Co., Ltd
  4. */
  5. #include <common.h>
  6. #include <clk-uclass.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <syscon.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/clock.h>
  12. #include <asm/arch/cru_rk322x.h>
  13. #include <asm/arch/hardware.h>
  14. #include <dm/lists.h>
  15. #include <dt-bindings/clock/rk3228-cru.h>
  16. #include <linux/log2.h>
  17. enum {
  18. VCO_MAX_HZ = 3200U * 1000000,
  19. VCO_MIN_HZ = 800 * 1000000,
  20. OUTPUT_MAX_HZ = 3200U * 1000000,
  21. OUTPUT_MIN_HZ = 24 * 1000000,
  22. };
  23. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  24. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  25. .refdiv = _refdiv,\
  26. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ), \
  27. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\
  28. _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) * \
  29. OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz, \
  30. #hz "Hz cannot be hit with PLL "\
  31. "divisors on line " __stringify(__LINE__));
  32. /* use integer mode*/
  33. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 3, 1);
  34. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
  35. static int rkclk_set_pll(struct rk322x_cru *cru, enum rk_clk_id clk_id,
  36. const struct pll_div *div)
  37. {
  38. int pll_id = rk_pll_id(clk_id);
  39. struct rk322x_pll *pll = &cru->pll[pll_id];
  40. /* All PLLs have same VCO and output frequency range restrictions. */
  41. uint vco_hz = OSC_HZ / 1000 * div->fbdiv / div->refdiv * 1000;
  42. uint output_hz = vco_hz / div->postdiv1 / div->postdiv2;
  43. debug("PLL at %p: fb=%d, ref=%d, pst1=%d, pst2=%d, vco=%u Hz, output=%u Hz\n",
  44. pll, div->fbdiv, div->refdiv, div->postdiv1,
  45. div->postdiv2, vco_hz, output_hz);
  46. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  47. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ);
  48. /* use integer mode */
  49. rk_setreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);
  50. /* Power down */
  51. rk_setreg(&pll->con1, 1 << PLL_PD_SHIFT);
  52. rk_clrsetreg(&pll->con0,
  53. PLL_POSTDIV1_MASK | PLL_FBDIV_MASK,
  54. (div->postdiv1 << PLL_POSTDIV1_SHIFT) | div->fbdiv);
  55. rk_clrsetreg(&pll->con1, PLL_POSTDIV2_MASK | PLL_REFDIV_MASK,
  56. (div->postdiv2 << PLL_POSTDIV2_SHIFT |
  57. div->refdiv << PLL_REFDIV_SHIFT));
  58. /* Power Up */
  59. rk_clrreg(&pll->con1, 1 << PLL_PD_SHIFT);
  60. /* waiting for pll lock */
  61. while (readl(&pll->con1) & (1 << PLL_LOCK_STATUS_SHIFT))
  62. udelay(1);
  63. return 0;
  64. }
  65. static void rkclk_init(struct rk322x_cru *cru)
  66. {
  67. u32 aclk_div;
  68. u32 hclk_div;
  69. u32 pclk_div;
  70. /* pll enter slow-mode */
  71. rk_clrsetreg(&cru->cru_mode_con,
  72. GPLL_MODE_MASK | APLL_MODE_MASK,
  73. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  74. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  75. /* init pll */
  76. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  77. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  78. /*
  79. * select apll as cpu/core clock pll source and
  80. * set up dependent divisors for PERI and ACLK clocks.
  81. * core hz : apll = 1:1
  82. */
  83. aclk_div = APLL_HZ / CORE_ACLK_HZ - 1;
  84. assert((aclk_div + 1) * CORE_ACLK_HZ == APLL_HZ && aclk_div < 0x7);
  85. pclk_div = APLL_HZ / CORE_PERI_HZ - 1;
  86. assert((pclk_div + 1) * CORE_PERI_HZ == APLL_HZ && pclk_div < 0xf);
  87. rk_clrsetreg(&cru->cru_clksel_con[0],
  88. CORE_CLK_PLL_SEL_MASK | CORE_DIV_CON_MASK,
  89. CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
  90. 0 << CORE_DIV_CON_SHIFT);
  91. rk_clrsetreg(&cru->cru_clksel_con[1],
  92. CORE_ACLK_DIV_MASK | CORE_PERI_DIV_MASK,
  93. aclk_div << CORE_ACLK_DIV_SHIFT |
  94. pclk_div << CORE_PERI_DIV_SHIFT);
  95. /*
  96. * select gpll as pd_bus bus clock source and
  97. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  98. */
  99. aclk_div = GPLL_HZ / BUS_ACLK_HZ - 1;
  100. assert((aclk_div + 1) * BUS_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
  101. pclk_div = BUS_ACLK_HZ / BUS_PCLK_HZ - 1;
  102. assert((pclk_div + 1) * BUS_PCLK_HZ == GPLL_HZ && pclk_div <= 0x7);
  103. hclk_div = BUS_ACLK_HZ / BUS_HCLK_HZ - 1;
  104. assert((hclk_div + 1) * BUS_HCLK_HZ == GPLL_HZ && hclk_div <= 0x3);
  105. rk_clrsetreg(&cru->cru_clksel_con[0],
  106. BUS_ACLK_PLL_SEL_MASK | BUS_ACLK_DIV_MASK,
  107. BUS_ACLK_PLL_SEL_GPLL << BUS_ACLK_PLL_SEL_SHIFT |
  108. aclk_div << BUS_ACLK_DIV_SHIFT);
  109. rk_clrsetreg(&cru->cru_clksel_con[1],
  110. BUS_PCLK_DIV_MASK | BUS_HCLK_DIV_MASK,
  111. pclk_div << BUS_PCLK_DIV_SHIFT |
  112. hclk_div << BUS_HCLK_DIV_SHIFT);
  113. /*
  114. * select gpll as pd_peri bus clock source and
  115. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  116. */
  117. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  118. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  119. hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  120. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  121. PERI_ACLK_HZ && (hclk_div < 0x4));
  122. pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  123. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  124. PERI_ACLK_HZ && pclk_div < 0x8);
  125. rk_clrsetreg(&cru->cru_clksel_con[10],
  126. PERI_PLL_SEL_MASK | PERI_PCLK_DIV_MASK |
  127. PERI_HCLK_DIV_MASK | PERI_ACLK_DIV_MASK,
  128. PERI_PLL_GPLL << PERI_PLL_SEL_SHIFT |
  129. pclk_div << PERI_PCLK_DIV_SHIFT |
  130. hclk_div << PERI_HCLK_DIV_SHIFT |
  131. aclk_div << PERI_ACLK_DIV_SHIFT);
  132. /* PLL enter normal-mode */
  133. rk_clrsetreg(&cru->cru_mode_con,
  134. GPLL_MODE_MASK | APLL_MODE_MASK,
  135. GPLL_MODE_NORM << GPLL_MODE_SHIFT |
  136. APLL_MODE_NORM << APLL_MODE_SHIFT);
  137. }
  138. /* Get pll rate by id */
  139. static uint32_t rkclk_pll_get_rate(struct rk322x_cru *cru,
  140. enum rk_clk_id clk_id)
  141. {
  142. uint32_t refdiv, fbdiv, postdiv1, postdiv2;
  143. uint32_t con;
  144. int pll_id = rk_pll_id(clk_id);
  145. struct rk322x_pll *pll = &cru->pll[pll_id];
  146. static u8 clk_shift[CLK_COUNT] = {
  147. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, 0xff,
  148. GPLL_MODE_SHIFT, 0xff
  149. };
  150. static u32 clk_mask[CLK_COUNT] = {
  151. 0xff, APLL_MODE_MASK, DPLL_MODE_MASK, 0xff,
  152. GPLL_MODE_MASK, 0xff
  153. };
  154. uint shift;
  155. uint mask;
  156. con = readl(&cru->cru_mode_con);
  157. shift = clk_shift[clk_id];
  158. mask = clk_mask[clk_id];
  159. switch ((con & mask) >> shift) {
  160. case GPLL_MODE_SLOW:
  161. return OSC_HZ;
  162. case GPLL_MODE_NORM:
  163. /* normal mode */
  164. con = readl(&pll->con0);
  165. postdiv1 = (con & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT;
  166. fbdiv = (con & PLL_FBDIV_MASK) >> PLL_FBDIV_SHIFT;
  167. con = readl(&pll->con1);
  168. postdiv2 = (con & PLL_POSTDIV2_MASK) >> PLL_POSTDIV2_SHIFT;
  169. refdiv = (con & PLL_REFDIV_MASK) >> PLL_REFDIV_SHIFT;
  170. return (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
  171. default:
  172. return 32768;
  173. }
  174. }
  175. static ulong rockchip_mmc_get_clk(struct rk322x_cru *cru, uint clk_general_rate,
  176. int periph)
  177. {
  178. uint src_rate;
  179. uint div, mux;
  180. u32 con;
  181. switch (periph) {
  182. case HCLK_EMMC:
  183. case SCLK_EMMC:
  184. con = readl(&cru->cru_clksel_con[11]);
  185. mux = (con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT;
  186. con = readl(&cru->cru_clksel_con[12]);
  187. div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
  188. break;
  189. case HCLK_SDMMC:
  190. case SCLK_SDMMC:
  191. con = readl(&cru->cru_clksel_con[11]);
  192. mux = (con & MMC0_PLL_MASK) >> MMC0_PLL_SHIFT;
  193. div = (con & MMC0_DIV_MASK) >> MMC0_DIV_SHIFT;
  194. break;
  195. default:
  196. return -EINVAL;
  197. }
  198. src_rate = mux == EMMC_SEL_24M ? OSC_HZ : clk_general_rate;
  199. return DIV_TO_RATE(src_rate, div) / 2;
  200. }
  201. static ulong rk322x_mac_set_clk(struct rk322x_cru *cru, uint freq)
  202. {
  203. ulong ret;
  204. /*
  205. * The gmac clock can be derived either from an external clock
  206. * or can be generated from internally by a divider from SCLK_MAC.
  207. */
  208. if (readl(&cru->cru_clksel_con[5]) & BIT(5)) {
  209. /* An external clock will always generate the right rate... */
  210. ret = freq;
  211. } else {
  212. u32 con = readl(&cru->cru_clksel_con[5]);
  213. ulong pll_rate;
  214. u8 div;
  215. if ((con >> MAC_PLL_SEL_SHIFT) & MAC_PLL_SEL_MASK)
  216. pll_rate = GPLL_HZ;
  217. else
  218. /* CPLL is not set */
  219. return -EPERM;
  220. div = DIV_ROUND_UP(pll_rate, freq) - 1;
  221. if (div <= 0x1f)
  222. rk_clrsetreg(&cru->cru_clksel_con[5], CLK_MAC_DIV_MASK,
  223. div << CLK_MAC_DIV_SHIFT);
  224. else
  225. debug("Unsupported div for gmac:%d\n", div);
  226. return DIV_TO_RATE(pll_rate, div);
  227. }
  228. return ret;
  229. }
  230. static ulong rockchip_mmc_set_clk(struct rk322x_cru *cru, uint clk_general_rate,
  231. int periph, uint freq)
  232. {
  233. int src_clk_div;
  234. int mux;
  235. debug("%s: clk_general_rate=%u\n", __func__, clk_general_rate);
  236. /* mmc clock defaulg div 2 internal, need provide double in cru */
  237. src_clk_div = DIV_ROUND_UP(clk_general_rate / 2, freq);
  238. if (src_clk_div > 128) {
  239. src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, freq);
  240. assert(src_clk_div - 1 < 128);
  241. mux = EMMC_SEL_24M;
  242. } else {
  243. mux = EMMC_SEL_GPLL;
  244. }
  245. switch (periph) {
  246. case HCLK_EMMC:
  247. case SCLK_EMMC:
  248. rk_clrsetreg(&cru->cru_clksel_con[11],
  249. EMMC_PLL_MASK,
  250. mux << EMMC_PLL_SHIFT);
  251. rk_clrsetreg(&cru->cru_clksel_con[12],
  252. EMMC_DIV_MASK,
  253. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  254. break;
  255. case HCLK_SDMMC:
  256. case SCLK_SDMMC:
  257. rk_clrsetreg(&cru->cru_clksel_con[11],
  258. MMC0_PLL_MASK | MMC0_DIV_MASK,
  259. mux << MMC0_PLL_SHIFT |
  260. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  261. break;
  262. default:
  263. return -EINVAL;
  264. }
  265. return rockchip_mmc_get_clk(cru, clk_general_rate, periph);
  266. }
  267. static int rk322x_ddr_set_clk(struct rk322x_cru *cru, unsigned int set_rate)
  268. {
  269. struct pll_div dpll_cfg;
  270. /* clk_ddrc == DPLL = 24MHz / refdiv * fbdiv / postdiv1 / postdiv2 */
  271. switch (set_rate) {
  272. case 400*MHz:
  273. dpll_cfg = (struct pll_div)
  274. {.refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1};
  275. break;
  276. case 600*MHz:
  277. dpll_cfg = (struct pll_div)
  278. {.refdiv = 1, .fbdiv = 75, .postdiv1 = 3, .postdiv2 = 1};
  279. break;
  280. case 800*MHz:
  281. dpll_cfg = (struct pll_div)
  282. {.refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1};
  283. break;
  284. }
  285. /* pll enter slow-mode */
  286. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
  287. DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
  288. rkclk_set_pll(cru, CLK_DDR, &dpll_cfg);
  289. /* PLL enter normal-mode */
  290. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
  291. DPLL_MODE_NORM << DPLL_MODE_SHIFT);
  292. return set_rate;
  293. }
  294. static ulong rk322x_clk_get_rate(struct clk *clk)
  295. {
  296. struct rk322x_clk_priv *priv = dev_get_priv(clk->dev);
  297. ulong rate, gclk_rate;
  298. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  299. switch (clk->id) {
  300. case 0 ... 63:
  301. rate = rkclk_pll_get_rate(priv->cru, clk->id);
  302. break;
  303. case HCLK_EMMC:
  304. case SCLK_EMMC:
  305. case HCLK_SDMMC:
  306. case SCLK_SDMMC:
  307. rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
  308. break;
  309. default:
  310. return -ENOENT;
  311. }
  312. return rate;
  313. }
  314. static ulong rk322x_clk_set_rate(struct clk *clk, ulong rate)
  315. {
  316. struct rk322x_clk_priv *priv = dev_get_priv(clk->dev);
  317. ulong new_rate, gclk_rate;
  318. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  319. switch (clk->id) {
  320. case HCLK_EMMC:
  321. case SCLK_EMMC:
  322. case HCLK_SDMMC:
  323. case SCLK_SDMMC:
  324. new_rate = rockchip_mmc_set_clk(priv->cru, gclk_rate,
  325. clk->id, rate);
  326. break;
  327. case CLK_DDR:
  328. new_rate = rk322x_ddr_set_clk(priv->cru, rate);
  329. break;
  330. case SCLK_MAC:
  331. new_rate = rk322x_mac_set_clk(priv->cru, rate);
  332. break;
  333. case PLL_GPLL:
  334. return 0;
  335. default:
  336. return -ENOENT;
  337. }
  338. return new_rate;
  339. }
  340. static int rk322x_gmac_set_parent(struct clk *clk, struct clk *parent)
  341. {
  342. struct rk322x_clk_priv *priv = dev_get_priv(clk->dev);
  343. struct rk322x_cru *cru = priv->cru;
  344. /*
  345. * If the requested parent is in the same clock-controller and the id
  346. * is SCLK_MAC_SRC ("sclk_gmac_src"), switch to the internal clock.
  347. */
  348. if ((parent->dev == clk->dev) && (parent->id == SCLK_MAC_SRC)) {
  349. debug("%s: switching RGMII to SCLK_MAC_SRC\n", __func__);
  350. rk_clrsetreg(&cru->cru_clksel_con[5], BIT(5), 0);
  351. return 0;
  352. }
  353. /*
  354. * If the requested parent is in the same clock-controller and the id
  355. * is SCLK_MAC_EXTCLK (sclk_mac_extclk), switch to the external clock.
  356. */
  357. if ((parent->dev == clk->dev) && (parent->id == SCLK_MAC_EXTCLK)) {
  358. debug("%s: switching RGMII to SCLK_MAC_EXTCLK\n", __func__);
  359. rk_clrsetreg(&cru->cru_clksel_con[5], BIT(5), BIT(5));
  360. return 0;
  361. }
  362. return -EINVAL;
  363. }
  364. static int rk322x_gmac_extclk_set_parent(struct clk *clk, struct clk *parent)
  365. {
  366. struct rk322x_clk_priv *priv = dev_get_priv(clk->dev);
  367. const char *clock_output_name;
  368. struct rk322x_cru *cru = priv->cru;
  369. int ret;
  370. ret = dev_read_string_index(parent->dev, "clock-output-names",
  371. parent->id, &clock_output_name);
  372. if (ret < 0)
  373. return -ENODATA;
  374. if (!strcmp(clock_output_name, "ext_gmac")) {
  375. debug("%s: switching gmac extclk to ext_gmac\n", __func__);
  376. rk_clrsetreg(&cru->cru_clksel_con[29], BIT(10), 0);
  377. return 0;
  378. } else if (!strcmp(clock_output_name, "phy_50m_out")) {
  379. debug("%s: switching gmac extclk to phy_50m_out\n", __func__);
  380. rk_clrsetreg(&cru->cru_clksel_con[29], BIT(10), BIT(10));
  381. return 0;
  382. }
  383. return -EINVAL;
  384. }
  385. static int rk322x_clk_set_parent(struct clk *clk, struct clk *parent)
  386. {
  387. switch (clk->id) {
  388. case SCLK_MAC:
  389. return rk322x_gmac_set_parent(clk, parent);
  390. case SCLK_MAC_EXTCLK:
  391. return rk322x_gmac_extclk_set_parent(clk, parent);
  392. }
  393. debug("%s: unsupported clk %ld\n", __func__, clk->id);
  394. return -ENOENT;
  395. }
  396. static struct clk_ops rk322x_clk_ops = {
  397. .get_rate = rk322x_clk_get_rate,
  398. .set_rate = rk322x_clk_set_rate,
  399. .set_parent = rk322x_clk_set_parent,
  400. };
  401. static int rk322x_clk_ofdata_to_platdata(struct udevice *dev)
  402. {
  403. struct rk322x_clk_priv *priv = dev_get_priv(dev);
  404. priv->cru = dev_read_addr_ptr(dev);
  405. return 0;
  406. }
  407. static int rk322x_clk_probe(struct udevice *dev)
  408. {
  409. struct rk322x_clk_priv *priv = dev_get_priv(dev);
  410. rkclk_init(priv->cru);
  411. return 0;
  412. }
  413. static int rk322x_clk_bind(struct udevice *dev)
  414. {
  415. int ret;
  416. struct udevice *sys_child;
  417. struct sysreset_reg *priv;
  418. /* The reset driver does not have a device node, so bind it here */
  419. ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
  420. &sys_child);
  421. if (ret) {
  422. debug("Warning: No sysreset driver: ret=%d\n", ret);
  423. } else {
  424. priv = malloc(sizeof(struct sysreset_reg));
  425. priv->glb_srst_fst_value = offsetof(struct rk322x_cru,
  426. cru_glb_srst_fst_value);
  427. priv->glb_srst_snd_value = offsetof(struct rk322x_cru,
  428. cru_glb_srst_snd_value);
  429. sys_child->priv = priv;
  430. }
  431. #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
  432. ret = offsetof(struct rk322x_cru, cru_softrst_con[0]);
  433. ret = rockchip_reset_bind(dev, ret, 9);
  434. if (ret)
  435. debug("Warning: software reset driver bind faile\n");
  436. #endif
  437. return 0;
  438. }
  439. static const struct udevice_id rk322x_clk_ids[] = {
  440. { .compatible = "rockchip,rk3228-cru" },
  441. { }
  442. };
  443. U_BOOT_DRIVER(rockchip_rk322x_cru) = {
  444. .name = "clk_rk322x",
  445. .id = UCLASS_CLK,
  446. .of_match = rk322x_clk_ids,
  447. .priv_auto_alloc_size = sizeof(struct rk322x_clk_priv),
  448. .ofdata_to_platdata = rk322x_clk_ofdata_to_platdata,
  449. .ops = &rk322x_clk_ops,
  450. .bind = rk322x_clk_bind,
  451. .probe = rk322x_clk_probe,
  452. };