mpc83xx_clk.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2017
  4. * Mario Six, Guntermann & Drunck GmbH, mario.six@gdsys.cc
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <dm/lists.h>
  10. #include <dt-bindings/clk/mpc83xx-clk.h>
  11. #include <asm/arch/soc.h>
  12. #include "mpc83xx_clk.h"
  13. DECLARE_GLOBAL_DATA_PTR;
  14. /**
  15. * struct mpc83xx_clk_priv - Private data structure for the MPC83xx clock
  16. * driver
  17. * @speed: Array containing the speed values of all system clocks (initialized
  18. * once, then only read back)
  19. */
  20. struct mpc83xx_clk_priv {
  21. u32 speed[MPC83XX_CLK_COUNT];
  22. };
  23. /**
  24. * is_clk_valid() - Check if clock ID is valid for given clock device
  25. * @clk: The clock device for which to check a clock ID
  26. * @id: The clock ID to check
  27. *
  28. * Return: true if clock ID is valid for clock device, false if not
  29. */
  30. static inline bool is_clk_valid(struct udevice *clk, int id)
  31. {
  32. ulong type = dev_get_driver_data(clk);
  33. switch (id) {
  34. case MPC83XX_CLK_MEM:
  35. return true;
  36. case MPC83XX_CLK_MEM_SEC:
  37. return type == SOC_MPC8360;
  38. case MPC83XX_CLK_ENC:
  39. return (type == SOC_MPC8308) || (type == SOC_MPC8309);
  40. case MPC83XX_CLK_I2C1:
  41. return true;
  42. case MPC83XX_CLK_TDM:
  43. return type == SOC_MPC8315;
  44. case MPC83XX_CLK_SDHC:
  45. return mpc83xx_has_sdhc(type);
  46. case MPC83XX_CLK_TSEC1:
  47. case MPC83XX_CLK_TSEC2:
  48. return mpc83xx_has_tsec(type);
  49. case MPC83XX_CLK_USBDR:
  50. return type == SOC_MPC8360;
  51. case MPC83XX_CLK_USBMPH:
  52. return type == SOC_MPC8349;
  53. case MPC83XX_CLK_PCIEXP1:
  54. return mpc83xx_has_pcie1(type);
  55. case MPC83XX_CLK_PCIEXP2:
  56. return mpc83xx_has_pcie2(type);
  57. case MPC83XX_CLK_SATA:
  58. return mpc83xx_has_sata(type);
  59. case MPC83XX_CLK_DMAC:
  60. return (type == SOC_MPC8308) || (type == SOC_MPC8309);
  61. case MPC83XX_CLK_PCI:
  62. return mpc83xx_has_pci(type);
  63. case MPC83XX_CLK_CSB:
  64. return true;
  65. case MPC83XX_CLK_I2C2:
  66. return mpc83xx_has_second_i2c(type);
  67. case MPC83XX_CLK_QE:
  68. case MPC83XX_CLK_BRG:
  69. return mpc83xx_has_quicc_engine(type) && (type != SOC_MPC8309);
  70. case MPC83XX_CLK_LCLK:
  71. case MPC83XX_CLK_LBIU:
  72. case MPC83XX_CLK_CORE:
  73. return true;
  74. }
  75. return false;
  76. }
  77. /**
  78. * init_single_clk() - Initialize a clock with a given ID
  79. * @dev: The clock device for which to initialize the clock
  80. * @clk: The clock ID
  81. *
  82. * The clock speed is read from the hardware's registers, and stored in the
  83. * private data structure of the driver. From there it is only retrieved, and
  84. * not set.
  85. *
  86. * Return: 0 if OK, -ve on error
  87. */
  88. static int init_single_clk(struct udevice *dev, int clk)
  89. {
  90. struct mpc83xx_clk_priv *priv = dev_get_priv(dev);
  91. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  92. ulong type = dev_get_driver_data(dev);
  93. struct clk_mode mode;
  94. ulong mask;
  95. u32 csb_clk = get_csb_clk(im);
  96. int ret;
  97. ret = retrieve_mode(clk, type, &mode);
  98. if (ret) {
  99. debug("%s: Could not retrieve mode for clk %d (ret = %d)\n",
  100. dev->name, clk, ret);
  101. return ret;
  102. }
  103. if (mode.type == TYPE_INVALID) {
  104. debug("%s: clock %d invalid\n", dev->name, clk);
  105. return -EINVAL;
  106. }
  107. if (mode.type == TYPE_SCCR_STANDARD) {
  108. mask = GENMASK(31 - mode.low, 31 - mode.high);
  109. switch (sccr_field(im, mask)) {
  110. case 0:
  111. priv->speed[clk] = 0;
  112. break;
  113. case 1:
  114. priv->speed[clk] = csb_clk;
  115. break;
  116. case 2:
  117. priv->speed[clk] = csb_clk / 2;
  118. break;
  119. case 3:
  120. priv->speed[clk] = csb_clk / 3;
  121. break;
  122. default:
  123. priv->speed[clk] = 0;
  124. }
  125. return 0;
  126. }
  127. if (mode.type == TYPE_SPMR_DIRECT_MULTIPLY) {
  128. mask = GENMASK(31 - mode.low, 31 - mode.high);
  129. priv->speed[clk] = csb_clk * (1 + sccr_field(im, mask));
  130. return 0;
  131. }
  132. if (clk == MPC83XX_CLK_CSB || clk == MPC83XX_CLK_I2C2) {
  133. priv->speed[clk] = csb_clk; /* i2c-2 clk is equal to csb clk */
  134. return 0;
  135. }
  136. if (clk == MPC83XX_CLK_QE || clk == MPC83XX_CLK_BRG) {
  137. u32 pci_sync_in = get_pci_sync_in(im);
  138. u32 qepmf = spmr_field(im, SPMR_CEPMF);
  139. u32 qepdf = spmr_field(im, SPMR_CEPDF);
  140. u32 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  141. if (clk == MPC83XX_CLK_QE)
  142. priv->speed[clk] = qe_clk;
  143. else
  144. priv->speed[clk] = qe_clk / 2;
  145. return 0;
  146. }
  147. if (clk == MPC83XX_CLK_LCLK || clk == MPC83XX_CLK_LBIU) {
  148. u32 lbiu_clk = csb_clk *
  149. (1 + spmr_field(im, SPMR_LBIUCM));
  150. u32 clkdiv = lcrr_field(im, LCRR_CLKDIV);
  151. if (clk == MPC83XX_CLK_LBIU)
  152. priv->speed[clk] = lbiu_clk;
  153. switch (clkdiv) {
  154. case 2:
  155. case 4:
  156. case 8:
  157. priv->speed[clk] = lbiu_clk / clkdiv;
  158. break;
  159. default:
  160. /* unknown lcrr */
  161. priv->speed[clk] = 0;
  162. }
  163. return 0;
  164. }
  165. if (clk == MPC83XX_CLK_CORE) {
  166. u8 corepll = spmr_field(im, SPMR_COREPLL);
  167. u32 corecnf_tab_index = ((corepll & 0x1F) << 2) |
  168. ((corepll & 0x60) >> 5);
  169. if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
  170. debug("%s: Core configuration index %02x too high; possible wrong value",
  171. dev->name, corecnf_tab_index);
  172. return -EINVAL;
  173. }
  174. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  175. case RAT_BYP:
  176. case RAT_1_TO_1:
  177. priv->speed[clk] = csb_clk;
  178. break;
  179. case RAT_1_5_TO_1:
  180. priv->speed[clk] = (3 * csb_clk) / 2;
  181. break;
  182. case RAT_2_TO_1:
  183. priv->speed[clk] = 2 * csb_clk;
  184. break;
  185. case RAT_2_5_TO_1:
  186. priv->speed[clk] = (5 * csb_clk) / 2;
  187. break;
  188. case RAT_3_TO_1:
  189. priv->speed[clk] = 3 * csb_clk;
  190. break;
  191. default:
  192. /* unknown core to csb ratio */
  193. priv->speed[clk] = 0;
  194. }
  195. return 0;
  196. }
  197. /* Unknown clk value -> error */
  198. debug("%s: clock %d invalid\n", dev->name, clk);
  199. return -EINVAL;
  200. }
  201. /**
  202. * init_all_clks() - Initialize all clocks of a clock device
  203. * @dev: The clock device whose clocks should be initialized
  204. *
  205. * Return: 0 if OK, -ve on error
  206. */
  207. static inline int init_all_clks(struct udevice *dev)
  208. {
  209. int i;
  210. for (i = 0; i < MPC83XX_CLK_COUNT; i++) {
  211. int ret;
  212. if (!is_clk_valid(dev, i))
  213. continue;
  214. ret = init_single_clk(dev, i);
  215. if (ret) {
  216. debug("%s: Failed to initialize %s clock\n",
  217. dev->name, names[i]);
  218. return ret;
  219. }
  220. }
  221. return 0;
  222. }
  223. static int mpc83xx_clk_request(struct clk *clock)
  224. {
  225. /* Reject requests of clocks that are not available */
  226. if (is_clk_valid(clock->dev, clock->id))
  227. return 0;
  228. else
  229. return -ENODEV;
  230. }
  231. static ulong mpc83xx_clk_get_rate(struct clk *clk)
  232. {
  233. struct mpc83xx_clk_priv *priv = dev_get_priv(clk->dev);
  234. if (clk->id >= MPC83XX_CLK_COUNT) {
  235. debug("%s: clock index %lu invalid\n", __func__, clk->id);
  236. return 0;
  237. }
  238. return priv->speed[clk->id];
  239. }
  240. int get_clocks(void)
  241. {
  242. /* Empty implementation to keep the prototype in common.h happy */
  243. return 0;
  244. }
  245. int get_serial_clock(void)
  246. {
  247. struct mpc83xx_clk_priv *priv;
  248. struct udevice *clk;
  249. int ret;
  250. ret = uclass_first_device_err(UCLASS_CLK, &clk);
  251. if (ret) {
  252. debug("%s: Could not get clock device\n", __func__);
  253. return ret;
  254. }
  255. priv = dev_get_priv(clk);
  256. return priv->speed[MPC83XX_CLK_CSB];
  257. }
  258. const struct clk_ops mpc83xx_clk_ops = {
  259. .request = mpc83xx_clk_request,
  260. .get_rate = mpc83xx_clk_get_rate,
  261. };
  262. static const struct udevice_id mpc83xx_clk_match[] = {
  263. { .compatible = "fsl,mpc8308-clk", .data = SOC_MPC8308 },
  264. { .compatible = "fsl,mpc8309-clk", .data = SOC_MPC8309 },
  265. { .compatible = "fsl,mpc8313-clk", .data = SOC_MPC8313 },
  266. { .compatible = "fsl,mpc8315-clk", .data = SOC_MPC8315 },
  267. { .compatible = "fsl,mpc832x-clk", .data = SOC_MPC832X },
  268. { .compatible = "fsl,mpc8349-clk", .data = SOC_MPC8349 },
  269. { .compatible = "fsl,mpc8360-clk", .data = SOC_MPC8360 },
  270. { .compatible = "fsl,mpc8379-clk", .data = SOC_MPC8379 },
  271. { /* sentinel */ }
  272. };
  273. static int mpc83xx_clk_probe(struct udevice *dev)
  274. {
  275. struct mpc83xx_clk_priv *priv = dev_get_priv(dev);
  276. ulong type;
  277. int ret;
  278. ret = init_all_clks(dev);
  279. if (ret) {
  280. debug("%s: Could not initialize all clocks (ret = %d)\n",
  281. dev->name, ret);
  282. return ret;
  283. }
  284. type = dev_get_driver_data(dev);
  285. if (mpc83xx_has_sdhc(type))
  286. gd->arch.sdhc_clk = priv->speed[MPC83XX_CLK_SDHC];
  287. gd->arch.core_clk = priv->speed[MPC83XX_CLK_CORE];
  288. gd->arch.i2c1_clk = priv->speed[MPC83XX_CLK_I2C1];
  289. if (mpc83xx_has_second_i2c(type))
  290. gd->arch.i2c2_clk = priv->speed[MPC83XX_CLK_I2C2];
  291. gd->mem_clk = priv->speed[MPC83XX_CLK_MEM];
  292. if (mpc83xx_has_pci(type))
  293. gd->pci_clk = priv->speed[MPC83XX_CLK_PCI];
  294. gd->cpu_clk = priv->speed[MPC83XX_CLK_CORE];
  295. gd->bus_clk = priv->speed[MPC83XX_CLK_CSB];
  296. return 0;
  297. }
  298. static int mpc83xx_clk_bind(struct udevice *dev)
  299. {
  300. int ret;
  301. struct udevice *sys_child;
  302. /*
  303. * Since there is no corresponding device tree entry, and since the
  304. * clock driver has to be present in either case, bind the sysreset
  305. * driver here.
  306. */
  307. ret = device_bind_driver(dev, "mpc83xx_sysreset", "sysreset",
  308. &sys_child);
  309. if (ret)
  310. debug("%s: No sysreset driver: ret=%d\n",
  311. dev->name, ret);
  312. return 0;
  313. }
  314. U_BOOT_DRIVER(mpc83xx_clk) = {
  315. .name = "mpc83xx_clk",
  316. .id = UCLASS_CLK,
  317. .of_match = mpc83xx_clk_match,
  318. .ops = &mpc83xx_clk_ops,
  319. .probe = mpc83xx_clk_probe,
  320. .priv_auto_alloc_size = sizeof(struct mpc83xx_clk_priv),
  321. .bind = mpc83xx_clk_bind,
  322. };
  323. static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  324. {
  325. int i;
  326. char buf[32];
  327. struct udevice *clk;
  328. int ret;
  329. struct mpc83xx_clk_priv *priv;
  330. ret = uclass_first_device_err(UCLASS_CLK, &clk);
  331. if (ret) {
  332. debug("%s: Could not get clock device\n", __func__);
  333. return ret;
  334. }
  335. for (i = 0; i < MPC83XX_CLK_COUNT; i++) {
  336. if (!is_clk_valid(clk, i))
  337. continue;
  338. priv = dev_get_priv(clk);
  339. printf("%s = %s MHz\n", names[i], strmhz(buf, priv->speed[i]));
  340. }
  341. return 0;
  342. }
  343. U_BOOT_CMD(clocks, 1, 1, do_clocks,
  344. "display values of SoC's clocks",
  345. ""
  346. );