clk_meson.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2018 - Beniamino Galvani <b.galvani@gmail.com>
  4. * (C) Copyright 2018 - BayLibre, SAS
  5. * Author: Neil Armstrong <narmstrong@baylibre.com>
  6. */
  7. #include <common.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/io.h>
  10. #include <clk-uclass.h>
  11. #include <div64.h>
  12. #include <dm.h>
  13. #include <dt-bindings/clock/gxbb-clkc.h>
  14. #include "clk_meson.h"
  15. /* This driver support only basic clock tree operations :
  16. * - Can calculate clock frequency on a limited tree
  17. * - Can Read muxes and basic dividers (0-based only)
  18. * - Can enable/disable gates with limited propagation
  19. * - Can reparent without propagation, only on muxes
  20. * - Can set rates without reparenting
  21. * This driver is adapted to what is actually supported by U-Boot
  22. */
  23. /* Only the clocks ids we don't want to expose, such as the internal muxes
  24. * and dividers of composite clocks, will remain defined here.
  25. */
  26. #define CLKID_MPEG_SEL 10
  27. #define CLKID_MPEG_DIV 11
  28. #define CLKID_SAR_ADC_DIV 99
  29. #define CLKID_MALI_0_DIV 101
  30. #define CLKID_MALI_1_DIV 104
  31. #define CLKID_CTS_AMCLK_SEL 108
  32. #define CLKID_CTS_AMCLK_DIV 109
  33. #define CLKID_CTS_MCLK_I958_SEL 111
  34. #define CLKID_CTS_MCLK_I958_DIV 112
  35. #define CLKID_32K_CLK_SEL 115
  36. #define CLKID_32K_CLK_DIV 116
  37. #define CLKID_SD_EMMC_A_CLK0_SEL 117
  38. #define CLKID_SD_EMMC_A_CLK0_DIV 118
  39. #define CLKID_SD_EMMC_B_CLK0_SEL 120
  40. #define CLKID_SD_EMMC_B_CLK0_DIV 121
  41. #define CLKID_SD_EMMC_C_CLK0_SEL 123
  42. #define CLKID_SD_EMMC_C_CLK0_DIV 124
  43. #define CLKID_VPU_0_DIV 127
  44. #define CLKID_VPU_1_DIV 130
  45. #define CLKID_VAPB_0_DIV 134
  46. #define CLKID_VAPB_1_DIV 137
  47. #define CLKID_HDMI_PLL_PRE_MULT 141
  48. #define CLKID_MPLL0_DIV 142
  49. #define CLKID_MPLL1_DIV 143
  50. #define CLKID_MPLL2_DIV 144
  51. #define CLKID_MPLL_PREDIV 145
  52. #define CLKID_FCLK_DIV2_DIV 146
  53. #define CLKID_FCLK_DIV3_DIV 147
  54. #define CLKID_FCLK_DIV4_DIV 148
  55. #define CLKID_FCLK_DIV5_DIV 149
  56. #define CLKID_FCLK_DIV7_DIV 150
  57. #define CLKID_VDEC_1_SEL 151
  58. #define CLKID_VDEC_1_DIV 152
  59. #define CLKID_VDEC_HEVC_SEL 154
  60. #define CLKID_VDEC_HEVC_DIV 155
  61. #define XTAL_RATE 24000000
  62. struct meson_clk {
  63. void __iomem *addr;
  64. };
  65. static ulong meson_div_get_rate(struct clk *clk, unsigned long id);
  66. static ulong meson_div_set_rate(struct clk *clk, unsigned long id, ulong rate,
  67. ulong current_rate);
  68. static ulong meson_mux_set_parent(struct clk *clk, unsigned long id,
  69. unsigned long parent_id);
  70. static ulong meson_mux_get_rate(struct clk *clk, unsigned long id);
  71. static ulong meson_clk_set_rate_by_id(struct clk *clk, unsigned long id,
  72. ulong rate, ulong current_rate);
  73. static ulong meson_mux_get_parent(struct clk *clk, unsigned long id);
  74. static ulong meson_clk_get_rate_by_id(struct clk *clk, unsigned long id);
  75. struct meson_gate gates[] = {
  76. /* Everything Else (EE) domain gates */
  77. MESON_GATE(CLKID_DDR, HHI_GCLK_MPEG0, 0),
  78. MESON_GATE(CLKID_DOS, HHI_GCLK_MPEG0, 1),
  79. MESON_GATE(CLKID_ISA, HHI_GCLK_MPEG0, 5),
  80. MESON_GATE(CLKID_PL301, HHI_GCLK_MPEG0, 6),
  81. MESON_GATE(CLKID_PERIPHS, HHI_GCLK_MPEG0, 7),
  82. MESON_GATE(CLKID_SPICC, HHI_GCLK_MPEG0, 8),
  83. MESON_GATE(CLKID_I2C, HHI_GCLK_MPEG0, 9),
  84. MESON_GATE(CLKID_SAR_ADC, HHI_GCLK_MPEG0, 10),
  85. MESON_GATE(CLKID_SMART_CARD, HHI_GCLK_MPEG0, 11),
  86. MESON_GATE(CLKID_RNG0, HHI_GCLK_MPEG0, 12),
  87. MESON_GATE(CLKID_UART0, HHI_GCLK_MPEG0, 13),
  88. MESON_GATE(CLKID_SDHC, HHI_GCLK_MPEG0, 14),
  89. MESON_GATE(CLKID_STREAM, HHI_GCLK_MPEG0, 15),
  90. MESON_GATE(CLKID_ASYNC_FIFO, HHI_GCLK_MPEG0, 16),
  91. MESON_GATE(CLKID_SDIO, HHI_GCLK_MPEG0, 17),
  92. MESON_GATE(CLKID_ABUF, HHI_GCLK_MPEG0, 18),
  93. MESON_GATE(CLKID_HIU_IFACE, HHI_GCLK_MPEG0, 19),
  94. MESON_GATE(CLKID_ASSIST_MISC, HHI_GCLK_MPEG0, 23),
  95. MESON_GATE(CLKID_SD_EMMC_A, HHI_GCLK_MPEG0, 24),
  96. MESON_GATE(CLKID_SD_EMMC_B, HHI_GCLK_MPEG0, 25),
  97. MESON_GATE(CLKID_SD_EMMC_C, HHI_GCLK_MPEG0, 26),
  98. MESON_GATE(CLKID_SPI, HHI_GCLK_MPEG0, 30),
  99. MESON_GATE(CLKID_I2S_SPDIF, HHI_GCLK_MPEG1, 2),
  100. MESON_GATE(CLKID_ETH, HHI_GCLK_MPEG1, 3),
  101. MESON_GATE(CLKID_DEMUX, HHI_GCLK_MPEG1, 4),
  102. MESON_GATE(CLKID_AIU_GLUE, HHI_GCLK_MPEG1, 6),
  103. MESON_GATE(CLKID_IEC958, HHI_GCLK_MPEG1, 7),
  104. MESON_GATE(CLKID_I2S_OUT, HHI_GCLK_MPEG1, 8),
  105. MESON_GATE(CLKID_AMCLK, HHI_GCLK_MPEG1, 9),
  106. MESON_GATE(CLKID_AIFIFO2, HHI_GCLK_MPEG1, 10),
  107. MESON_GATE(CLKID_MIXER, HHI_GCLK_MPEG1, 11),
  108. MESON_GATE(CLKID_MIXER_IFACE, HHI_GCLK_MPEG1, 12),
  109. MESON_GATE(CLKID_ADC, HHI_GCLK_MPEG1, 13),
  110. MESON_GATE(CLKID_BLKMV, HHI_GCLK_MPEG1, 14),
  111. MESON_GATE(CLKID_AIU, HHI_GCLK_MPEG1, 15),
  112. MESON_GATE(CLKID_UART1, HHI_GCLK_MPEG1, 16),
  113. MESON_GATE(CLKID_G2D, HHI_GCLK_MPEG1, 20),
  114. MESON_GATE(CLKID_USB0, HHI_GCLK_MPEG1, 21),
  115. MESON_GATE(CLKID_USB1, HHI_GCLK_MPEG1, 22),
  116. MESON_GATE(CLKID_RESET, HHI_GCLK_MPEG1, 23),
  117. MESON_GATE(CLKID_NAND, HHI_GCLK_MPEG1, 24),
  118. MESON_GATE(CLKID_DOS_PARSER, HHI_GCLK_MPEG1, 25),
  119. MESON_GATE(CLKID_USB, HHI_GCLK_MPEG1, 26),
  120. MESON_GATE(CLKID_VDIN1, HHI_GCLK_MPEG1, 28),
  121. MESON_GATE(CLKID_AHB_ARB0, HHI_GCLK_MPEG1, 29),
  122. MESON_GATE(CLKID_EFUSE, HHI_GCLK_MPEG1, 30),
  123. MESON_GATE(CLKID_BOOT_ROM, HHI_GCLK_MPEG1, 31),
  124. MESON_GATE(CLKID_AHB_DATA_BUS, HHI_GCLK_MPEG2, 1),
  125. MESON_GATE(CLKID_AHB_CTRL_BUS, HHI_GCLK_MPEG2, 2),
  126. MESON_GATE(CLKID_HDMI_INTR_SYNC, HHI_GCLK_MPEG2, 3),
  127. MESON_GATE(CLKID_HDMI_PCLK, HHI_GCLK_MPEG2, 4),
  128. MESON_GATE(CLKID_USB1_DDR_BRIDGE, HHI_GCLK_MPEG2, 8),
  129. MESON_GATE(CLKID_USB0_DDR_BRIDGE, HHI_GCLK_MPEG2, 9),
  130. MESON_GATE(CLKID_MMC_PCLK, HHI_GCLK_MPEG2, 11),
  131. MESON_GATE(CLKID_DVIN, HHI_GCLK_MPEG2, 12),
  132. MESON_GATE(CLKID_UART2, HHI_GCLK_MPEG2, 15),
  133. MESON_GATE(CLKID_SANA, HHI_GCLK_MPEG2, 22),
  134. MESON_GATE(CLKID_VPU_INTR, HHI_GCLK_MPEG2, 25),
  135. MESON_GATE(CLKID_SEC_AHB_AHB3_BRIDGE, HHI_GCLK_MPEG2, 26),
  136. MESON_GATE(CLKID_CLK81_A53, HHI_GCLK_MPEG2, 29),
  137. MESON_GATE(CLKID_VCLK2_VENCI0, HHI_GCLK_OTHER, 1),
  138. MESON_GATE(CLKID_VCLK2_VENCI1, HHI_GCLK_OTHER, 2),
  139. MESON_GATE(CLKID_VCLK2_VENCP0, HHI_GCLK_OTHER, 3),
  140. MESON_GATE(CLKID_VCLK2_VENCP1, HHI_GCLK_OTHER, 4),
  141. MESON_GATE(CLKID_GCLK_VENCI_INT0, HHI_GCLK_OTHER, 8),
  142. MESON_GATE(CLKID_DAC_CLK, HHI_GCLK_OTHER, 10),
  143. MESON_GATE(CLKID_AOCLK_GATE, HHI_GCLK_OTHER, 14),
  144. MESON_GATE(CLKID_IEC958_GATE, HHI_GCLK_OTHER, 16),
  145. MESON_GATE(CLKID_ENC480P, HHI_GCLK_OTHER, 20),
  146. MESON_GATE(CLKID_RNG1, HHI_GCLK_OTHER, 21),
  147. MESON_GATE(CLKID_GCLK_VENCI_INT1, HHI_GCLK_OTHER, 22),
  148. MESON_GATE(CLKID_VCLK2_VENCLMCC, HHI_GCLK_OTHER, 24),
  149. MESON_GATE(CLKID_VCLK2_VENCL, HHI_GCLK_OTHER, 25),
  150. MESON_GATE(CLKID_VCLK_OTHER, HHI_GCLK_OTHER, 26),
  151. MESON_GATE(CLKID_EDP, HHI_GCLK_OTHER, 31),
  152. /* Always On (AO) domain gates */
  153. MESON_GATE(CLKID_AO_MEDIA_CPU, HHI_GCLK_AO, 0),
  154. MESON_GATE(CLKID_AO_AHB_SRAM, HHI_GCLK_AO, 1),
  155. MESON_GATE(CLKID_AO_AHB_BUS, HHI_GCLK_AO, 2),
  156. MESON_GATE(CLKID_AO_IFACE, HHI_GCLK_AO, 3),
  157. MESON_GATE(CLKID_AO_I2C, HHI_GCLK_AO, 4),
  158. /* PLL Gates */
  159. /* CLKID_FCLK_DIV2 is critical for the SCPI Processor */
  160. MESON_GATE(CLKID_FCLK_DIV3, HHI_MPLL_CNTL6, 28),
  161. MESON_GATE(CLKID_FCLK_DIV4, HHI_MPLL_CNTL6, 29),
  162. MESON_GATE(CLKID_FCLK_DIV5, HHI_MPLL_CNTL6, 30),
  163. MESON_GATE(CLKID_FCLK_DIV7, HHI_MPLL_CNTL6, 31),
  164. MESON_GATE(CLKID_MPLL0, HHI_MPLL_CNTL7, 14),
  165. MESON_GATE(CLKID_MPLL1, HHI_MPLL_CNTL8, 14),
  166. MESON_GATE(CLKID_MPLL2, HHI_MPLL_CNTL9, 14),
  167. /* CLKID_CLK81 is critical for the system */
  168. /* Peripheral Gates */
  169. MESON_GATE(CLKID_SAR_ADC_CLK, HHI_SAR_CLK_CNTL, 8),
  170. MESON_GATE(CLKID_SD_EMMC_A_CLK0, HHI_SD_EMMC_CLK_CNTL, 7),
  171. MESON_GATE(CLKID_SD_EMMC_B_CLK0, HHI_SD_EMMC_CLK_CNTL, 23),
  172. MESON_GATE(CLKID_SD_EMMC_C_CLK0, HHI_NAND_CLK_CNTL, 7),
  173. MESON_GATE(CLKID_VPU_0, HHI_VPU_CLK_CNTL, 8),
  174. MESON_GATE(CLKID_VPU_1, HHI_VPU_CLK_CNTL, 24),
  175. MESON_GATE(CLKID_VAPB_0, HHI_VAPBCLK_CNTL, 8),
  176. MESON_GATE(CLKID_VAPB_1, HHI_VAPBCLK_CNTL, 24),
  177. MESON_GATE(CLKID_VAPB, HHI_VAPBCLK_CNTL, 30),
  178. };
  179. static int meson_set_gate_by_id(struct clk *clk, unsigned long id, bool on)
  180. {
  181. struct meson_clk *priv = dev_get_priv(clk->dev);
  182. struct meson_gate *gate;
  183. debug("%s: %sabling %ld\n", __func__, on ? "en" : "dis", id);
  184. /* Propagate through muxes */
  185. switch (id) {
  186. case CLKID_VPU:
  187. return meson_set_gate_by_id(clk,
  188. meson_mux_get_parent(clk, CLKID_VPU), on);
  189. case CLKID_VAPB_SEL:
  190. return meson_set_gate_by_id(clk,
  191. meson_mux_get_parent(clk, CLKID_VAPB_SEL), on);
  192. }
  193. if (id >= ARRAY_SIZE(gates))
  194. return -ENOENT;
  195. gate = &gates[id];
  196. if (gate->reg == 0)
  197. return 0;
  198. debug("%s: really %sabling %ld\n", __func__, on ? "en" : "dis", id);
  199. clrsetbits_le32(priv->addr + gate->reg,
  200. BIT(gate->bit), on ? BIT(gate->bit) : 0);
  201. /* Propagate to next gate(s) */
  202. switch (id) {
  203. case CLKID_VAPB:
  204. return meson_set_gate_by_id(clk, CLKID_VAPB_SEL, on);
  205. }
  206. return 0;
  207. }
  208. static int meson_clk_enable(struct clk *clk)
  209. {
  210. return meson_set_gate_by_id(clk, clk->id, true);
  211. }
  212. static int meson_clk_disable(struct clk *clk)
  213. {
  214. return meson_set_gate_by_id(clk, clk->id, false);
  215. }
  216. static struct parm meson_vpu_0_div_parm = {
  217. HHI_VPU_CLK_CNTL, 0, 7,
  218. };
  219. int meson_vpu_0_div_parent = CLKID_VPU_0_SEL;
  220. static struct parm meson_vpu_1_div_parm = {
  221. HHI_VPU_CLK_CNTL, 16, 7,
  222. };
  223. int meson_vpu_1_div_parent = CLKID_VPU_1_SEL;
  224. static struct parm meson_vapb_0_div_parm = {
  225. HHI_VAPBCLK_CNTL, 0, 7,
  226. };
  227. int meson_vapb_0_div_parent = CLKID_VAPB_0_SEL;
  228. static struct parm meson_vapb_1_div_parm = {
  229. HHI_VAPBCLK_CNTL, 16, 7,
  230. };
  231. int meson_vapb_1_div_parent = CLKID_VAPB_1_SEL;
  232. static ulong meson_div_get_rate(struct clk *clk, unsigned long id)
  233. {
  234. struct meson_clk *priv = dev_get_priv(clk->dev);
  235. unsigned int rate, parent_rate;
  236. struct parm *parm;
  237. int parent;
  238. u32 reg;
  239. switch (id) {
  240. case CLKID_VPU_0_DIV:
  241. parm = &meson_vpu_0_div_parm;
  242. parent = meson_vpu_0_div_parent;
  243. break;
  244. case CLKID_VPU_1_DIV:
  245. parm = &meson_vpu_1_div_parm;
  246. parent = meson_vpu_1_div_parent;
  247. break;
  248. case CLKID_VAPB_0_DIV:
  249. parm = &meson_vapb_0_div_parm;
  250. parent = meson_vapb_0_div_parent;
  251. break;
  252. case CLKID_VAPB_1_DIV:
  253. parm = &meson_vapb_1_div_parm;
  254. parent = meson_vapb_1_div_parent;
  255. break;
  256. default:
  257. return -ENOENT;
  258. }
  259. reg = readl(priv->addr + parm->reg_off);
  260. reg = PARM_GET(parm->width, parm->shift, reg);
  261. debug("%s: div of %ld is %d\n", __func__, id, reg + 1);
  262. parent_rate = meson_clk_get_rate_by_id(clk, parent);
  263. if (IS_ERR_VALUE(parent_rate))
  264. return parent_rate;
  265. debug("%s: parent rate of %ld is %d\n", __func__, id, parent_rate);
  266. rate = parent_rate / (reg + 1);
  267. debug("%s: rate of %ld is %d\n", __func__, id, rate);
  268. return rate;
  269. }
  270. static ulong meson_div_set_rate(struct clk *clk, unsigned long id, ulong rate,
  271. ulong current_rate)
  272. {
  273. struct meson_clk *priv = dev_get_priv(clk->dev);
  274. unsigned int new_div = -EINVAL;
  275. unsigned long parent_rate;
  276. struct parm *parm;
  277. int parent;
  278. u32 reg;
  279. int ret;
  280. if (current_rate == rate)
  281. return 0;
  282. debug("%s: setting rate of %ld from %ld to %ld\n",
  283. __func__, id, current_rate, rate);
  284. switch (id) {
  285. case CLKID_VPU_0_DIV:
  286. parm = &meson_vpu_0_div_parm;
  287. parent = meson_vpu_0_div_parent;
  288. break;
  289. case CLKID_VPU_1_DIV:
  290. parm = &meson_vpu_1_div_parm;
  291. parent = meson_vpu_1_div_parent;
  292. break;
  293. case CLKID_VAPB_0_DIV:
  294. parm = &meson_vapb_0_div_parm;
  295. parent = meson_vapb_0_div_parent;
  296. break;
  297. case CLKID_VAPB_1_DIV:
  298. parm = &meson_vapb_1_div_parm;
  299. parent = meson_vapb_1_div_parent;
  300. break;
  301. default:
  302. return -ENOENT;
  303. }
  304. parent_rate = meson_clk_get_rate_by_id(clk, parent);
  305. if (IS_ERR_VALUE(parent_rate))
  306. return parent_rate;
  307. debug("%s: parent rate of %ld is %ld\n", __func__, id, parent_rate);
  308. /* If can't divide, set parent instead */
  309. if (!parent_rate || rate > parent_rate)
  310. return meson_clk_set_rate_by_id(clk, parent, rate,
  311. current_rate);
  312. new_div = DIV_ROUND_CLOSEST(parent_rate, rate);
  313. debug("%s: new div of %ld is %d\n", __func__, id, new_div);
  314. /* If overflow, try to set parent rate and retry */
  315. if (!new_div || new_div > (1 << parm->width)) {
  316. ret = meson_clk_set_rate_by_id(clk, parent, rate, current_rate);
  317. if (IS_ERR_VALUE(ret))
  318. return ret;
  319. parent_rate = meson_clk_get_rate_by_id(clk, parent);
  320. if (IS_ERR_VALUE(parent_rate))
  321. return parent_rate;
  322. new_div = DIV_ROUND_CLOSEST(parent_rate, rate);
  323. debug("%s: new new div of %ld is %d\n", __func__, id, new_div);
  324. if (!new_div || new_div > (1 << parm->width))
  325. return -EINVAL;
  326. }
  327. debug("%s: setting div of %ld to %d\n", __func__, id, new_div);
  328. reg = readl(priv->addr + parm->reg_off);
  329. writel(PARM_SET(parm->width, parm->shift, reg, new_div - 1),
  330. priv->addr + parm->reg_off);
  331. debug("%s: new rate of %ld is %ld\n",
  332. __func__, id, meson_div_get_rate(clk, id));
  333. return 0;
  334. }
  335. static struct parm meson_vpu_mux_parm = {
  336. HHI_VPU_CLK_CNTL, 31, 1,
  337. };
  338. int meson_vpu_mux_parents[] = {
  339. CLKID_VPU_0,
  340. CLKID_VPU_1,
  341. };
  342. static struct parm meson_vpu_0_mux_parm = {
  343. HHI_VPU_CLK_CNTL, 9, 2,
  344. };
  345. static struct parm meson_vpu_1_mux_parm = {
  346. HHI_VPU_CLK_CNTL, 25, 2,
  347. };
  348. static int meson_vpu_0_1_mux_parents[] = {
  349. CLKID_FCLK_DIV4,
  350. CLKID_FCLK_DIV3,
  351. CLKID_FCLK_DIV5,
  352. CLKID_FCLK_DIV7,
  353. };
  354. static struct parm meson_vapb_sel_mux_parm = {
  355. HHI_VAPBCLK_CNTL, 31, 1,
  356. };
  357. int meson_vapb_sel_mux_parents[] = {
  358. CLKID_VAPB_0,
  359. CLKID_VAPB_1,
  360. };
  361. static struct parm meson_vapb_0_mux_parm = {
  362. HHI_VAPBCLK_CNTL, 9, 2,
  363. };
  364. static struct parm meson_vapb_1_mux_parm = {
  365. HHI_VAPBCLK_CNTL, 25, 2,
  366. };
  367. static int meson_vapb_0_1_mux_parents[] = {
  368. CLKID_FCLK_DIV4,
  369. CLKID_FCLK_DIV3,
  370. CLKID_FCLK_DIV5,
  371. CLKID_FCLK_DIV7,
  372. };
  373. static ulong meson_mux_get_parent(struct clk *clk, unsigned long id)
  374. {
  375. struct meson_clk *priv = dev_get_priv(clk->dev);
  376. struct parm *parm;
  377. int *parents;
  378. u32 reg;
  379. switch (id) {
  380. case CLKID_VPU:
  381. parm = &meson_vpu_mux_parm;
  382. parents = meson_vpu_mux_parents;
  383. break;
  384. case CLKID_VPU_0_SEL:
  385. parm = &meson_vpu_0_mux_parm;
  386. parents = meson_vpu_0_1_mux_parents;
  387. break;
  388. case CLKID_VPU_1_SEL:
  389. parm = &meson_vpu_1_mux_parm;
  390. parents = meson_vpu_0_1_mux_parents;
  391. break;
  392. case CLKID_VAPB_SEL:
  393. parm = &meson_vapb_sel_mux_parm;
  394. parents = meson_vapb_sel_mux_parents;
  395. break;
  396. case CLKID_VAPB_0_SEL:
  397. parm = &meson_vapb_0_mux_parm;
  398. parents = meson_vapb_0_1_mux_parents;
  399. break;
  400. case CLKID_VAPB_1_SEL:
  401. parm = &meson_vapb_1_mux_parm;
  402. parents = meson_vapb_0_1_mux_parents;
  403. break;
  404. default:
  405. return -ENOENT;
  406. }
  407. reg = readl(priv->addr + parm->reg_off);
  408. reg = PARM_GET(parm->width, parm->shift, reg);
  409. debug("%s: parent of %ld is %d (%d)\n",
  410. __func__, id, parents[reg], reg);
  411. return parents[reg];
  412. }
  413. static ulong meson_mux_set_parent(struct clk *clk, unsigned long id,
  414. unsigned long parent_id)
  415. {
  416. unsigned long cur_parent = meson_mux_get_parent(clk, id);
  417. struct meson_clk *priv = dev_get_priv(clk->dev);
  418. unsigned int new_index = -EINVAL;
  419. struct parm *parm;
  420. int *parents;
  421. u32 reg;
  422. int i;
  423. if (IS_ERR_VALUE(cur_parent))
  424. return cur_parent;
  425. debug("%s: setting parent of %ld from %ld to %ld\n",
  426. __func__, id, cur_parent, parent_id);
  427. if (cur_parent == parent_id)
  428. return 0;
  429. switch (id) {
  430. case CLKID_VPU:
  431. parm = &meson_vpu_mux_parm;
  432. parents = meson_vpu_mux_parents;
  433. break;
  434. case CLKID_VPU_0_SEL:
  435. parm = &meson_vpu_0_mux_parm;
  436. parents = meson_vpu_0_1_mux_parents;
  437. break;
  438. case CLKID_VPU_1_SEL:
  439. parm = &meson_vpu_1_mux_parm;
  440. parents = meson_vpu_0_1_mux_parents;
  441. break;
  442. case CLKID_VAPB_SEL:
  443. parm = &meson_vapb_sel_mux_parm;
  444. parents = meson_vapb_sel_mux_parents;
  445. break;
  446. case CLKID_VAPB_0_SEL:
  447. parm = &meson_vapb_0_mux_parm;
  448. parents = meson_vapb_0_1_mux_parents;
  449. break;
  450. case CLKID_VAPB_1_SEL:
  451. parm = &meson_vapb_1_mux_parm;
  452. parents = meson_vapb_0_1_mux_parents;
  453. break;
  454. default:
  455. /* Not a mux */
  456. return -ENOENT;
  457. }
  458. for (i = 0 ; i < (1 << parm->width) ; ++i) {
  459. if (parents[i] == parent_id)
  460. new_index = i;
  461. }
  462. if (IS_ERR_VALUE(new_index))
  463. return new_index;
  464. debug("%s: new index of %ld is %d\n", __func__, id, new_index);
  465. reg = readl(priv->addr + parm->reg_off);
  466. writel(PARM_SET(parm->width, parm->shift, reg, new_index),
  467. priv->addr + parm->reg_off);
  468. debug("%s: new parent of %ld is %ld\n",
  469. __func__, id, meson_mux_get_parent(clk, id));
  470. return 0;
  471. }
  472. static ulong meson_mux_get_rate(struct clk *clk, unsigned long id)
  473. {
  474. int parent = meson_mux_get_parent(clk, id);
  475. if (IS_ERR_VALUE(parent))
  476. return parent;
  477. return meson_clk_get_rate_by_id(clk, parent);
  478. }
  479. static unsigned long meson_clk81_get_rate(struct clk *clk)
  480. {
  481. struct meson_clk *priv = dev_get_priv(clk->dev);
  482. unsigned long parent_rate;
  483. u32 reg;
  484. int parents[] = {
  485. -1,
  486. -1,
  487. CLKID_FCLK_DIV7,
  488. CLKID_MPLL1,
  489. CLKID_MPLL2,
  490. CLKID_FCLK_DIV4,
  491. CLKID_FCLK_DIV3,
  492. CLKID_FCLK_DIV5
  493. };
  494. /* mux */
  495. reg = readl(priv->addr + HHI_MPEG_CLK_CNTL);
  496. reg = (reg >> 12) & 7;
  497. switch (reg) {
  498. case 0:
  499. parent_rate = XTAL_RATE;
  500. break;
  501. case 1:
  502. return -ENOENT;
  503. default:
  504. parent_rate = meson_clk_get_rate_by_id(clk, parents[reg]);
  505. }
  506. /* divider */
  507. reg = readl(priv->addr + HHI_MPEG_CLK_CNTL);
  508. reg = reg & ((1 << 7) - 1);
  509. return parent_rate / reg;
  510. }
  511. static long mpll_rate_from_params(unsigned long parent_rate,
  512. unsigned long sdm,
  513. unsigned long n2)
  514. {
  515. unsigned long divisor = (SDM_DEN * n2) + sdm;
  516. if (n2 < N2_MIN)
  517. return -EINVAL;
  518. return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor);
  519. }
  520. static struct parm meson_mpll0_parm[3] = {
  521. {HHI_MPLL_CNTL7, 0, 14}, /* psdm */
  522. {HHI_MPLL_CNTL7, 16, 9}, /* pn2 */
  523. };
  524. static struct parm meson_mpll1_parm[3] = {
  525. {HHI_MPLL_CNTL8, 0, 14}, /* psdm */
  526. {HHI_MPLL_CNTL8, 16, 9}, /* pn2 */
  527. };
  528. static struct parm meson_mpll2_parm[3] = {
  529. {HHI_MPLL_CNTL9, 0, 14}, /* psdm */
  530. {HHI_MPLL_CNTL9, 16, 9}, /* pn2 */
  531. };
  532. /*
  533. * MultiPhase Locked Loops are outputs from a PLL with additional frequency
  534. * scaling capabilities. MPLL rates are calculated as:
  535. *
  536. * f(N2_integer, SDM_IN ) = 2.0G/(N2_integer + SDM_IN/16384)
  537. */
  538. static ulong meson_mpll_get_rate(struct clk *clk, unsigned long id)
  539. {
  540. struct meson_clk *priv = dev_get_priv(clk->dev);
  541. struct parm *psdm, *pn2;
  542. unsigned long reg, sdm, n2;
  543. unsigned long parent_rate;
  544. switch (id) {
  545. case CLKID_MPLL0:
  546. psdm = &meson_mpll0_parm[0];
  547. pn2 = &meson_mpll0_parm[1];
  548. break;
  549. case CLKID_MPLL1:
  550. psdm = &meson_mpll1_parm[0];
  551. pn2 = &meson_mpll1_parm[1];
  552. break;
  553. case CLKID_MPLL2:
  554. psdm = &meson_mpll2_parm[0];
  555. pn2 = &meson_mpll2_parm[1];
  556. break;
  557. default:
  558. return -ENOENT;
  559. }
  560. parent_rate = meson_clk_get_rate_by_id(clk, CLKID_FIXED_PLL);
  561. if (IS_ERR_VALUE(parent_rate))
  562. return parent_rate;
  563. reg = readl(priv->addr + psdm->reg_off);
  564. sdm = PARM_GET(psdm->width, psdm->shift, reg);
  565. reg = readl(priv->addr + pn2->reg_off);
  566. n2 = PARM_GET(pn2->width, pn2->shift, reg);
  567. return mpll_rate_from_params(parent_rate, sdm, n2);
  568. }
  569. static struct parm meson_fixed_pll_parm[3] = {
  570. {HHI_MPLL_CNTL, 0, 9}, /* pm */
  571. {HHI_MPLL_CNTL, 9, 5}, /* pn */
  572. {HHI_MPLL_CNTL, 16, 2}, /* pod */
  573. };
  574. static struct parm meson_sys_pll_parm[3] = {
  575. {HHI_SYS_PLL_CNTL, 0, 9}, /* pm */
  576. {HHI_SYS_PLL_CNTL, 9, 5}, /* pn */
  577. {HHI_SYS_PLL_CNTL, 10, 2}, /* pod */
  578. };
  579. static ulong meson_pll_get_rate(struct clk *clk, unsigned long id)
  580. {
  581. struct meson_clk *priv = dev_get_priv(clk->dev);
  582. struct parm *pm, *pn, *pod;
  583. unsigned long parent_rate_mhz = XTAL_RATE / 1000000;
  584. u16 n, m, od;
  585. u32 reg;
  586. switch (id) {
  587. case CLKID_FIXED_PLL:
  588. pm = &meson_fixed_pll_parm[0];
  589. pn = &meson_fixed_pll_parm[1];
  590. pod = &meson_fixed_pll_parm[2];
  591. break;
  592. case CLKID_SYS_PLL:
  593. pm = &meson_sys_pll_parm[0];
  594. pn = &meson_sys_pll_parm[1];
  595. pod = &meson_sys_pll_parm[2];
  596. break;
  597. default:
  598. return -ENOENT;
  599. }
  600. reg = readl(priv->addr + pn->reg_off);
  601. n = PARM_GET(pn->width, pn->shift, reg);
  602. reg = readl(priv->addr + pm->reg_off);
  603. m = PARM_GET(pm->width, pm->shift, reg);
  604. reg = readl(priv->addr + pod->reg_off);
  605. od = PARM_GET(pod->width, pod->shift, reg);
  606. return ((parent_rate_mhz * m / n) >> od) * 1000000;
  607. }
  608. static ulong meson_clk_get_rate_by_id(struct clk *clk, unsigned long id)
  609. {
  610. ulong rate;
  611. switch (id) {
  612. case CLKID_FIXED_PLL:
  613. case CLKID_SYS_PLL:
  614. rate = meson_pll_get_rate(clk, id);
  615. break;
  616. case CLKID_FCLK_DIV2:
  617. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 2;
  618. break;
  619. case CLKID_FCLK_DIV3:
  620. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 3;
  621. break;
  622. case CLKID_FCLK_DIV4:
  623. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 4;
  624. break;
  625. case CLKID_FCLK_DIV5:
  626. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 5;
  627. break;
  628. case CLKID_FCLK_DIV7:
  629. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 7;
  630. break;
  631. case CLKID_MPLL0:
  632. case CLKID_MPLL1:
  633. case CLKID_MPLL2:
  634. rate = meson_mpll_get_rate(clk, id);
  635. break;
  636. case CLKID_CLK81:
  637. rate = meson_clk81_get_rate(clk);
  638. break;
  639. case CLKID_VPU_0:
  640. rate = meson_div_get_rate(clk, CLKID_VPU_0_DIV);
  641. break;
  642. case CLKID_VPU_1:
  643. rate = meson_div_get_rate(clk, CLKID_VPU_1_DIV);
  644. break;
  645. case CLKID_VAPB:
  646. rate = meson_mux_get_rate(clk, CLKID_VAPB_SEL);
  647. break;
  648. case CLKID_VAPB_0:
  649. rate = meson_div_get_rate(clk, CLKID_VAPB_0_DIV);
  650. break;
  651. case CLKID_VAPB_1:
  652. rate = meson_div_get_rate(clk, CLKID_VAPB_1_DIV);
  653. break;
  654. case CLKID_VPU_0_DIV:
  655. case CLKID_VPU_1_DIV:
  656. case CLKID_VAPB_0_DIV:
  657. case CLKID_VAPB_1_DIV:
  658. rate = meson_div_get_rate(clk, id);
  659. break;
  660. case CLKID_VPU:
  661. case CLKID_VPU_0_SEL:
  662. case CLKID_VPU_1_SEL:
  663. case CLKID_VAPB_SEL:
  664. case CLKID_VAPB_0_SEL:
  665. case CLKID_VAPB_1_SEL:
  666. rate = meson_mux_get_rate(clk, id);
  667. break;
  668. default:
  669. if (gates[id].reg != 0) {
  670. /* a clock gate */
  671. rate = meson_clk81_get_rate(clk);
  672. break;
  673. }
  674. return -ENOENT;
  675. }
  676. printf("clock %lu has rate %lu\n", id, rate);
  677. return rate;
  678. }
  679. static ulong meson_clk_get_rate(struct clk *clk)
  680. {
  681. return meson_clk_get_rate_by_id(clk, clk->id);
  682. }
  683. static int meson_clk_set_parent(struct clk *clk, struct clk *parent)
  684. {
  685. return meson_mux_set_parent(clk, clk->id, parent->id);
  686. }
  687. static ulong meson_clk_set_rate_by_id(struct clk *clk, unsigned long id,
  688. ulong rate, ulong current_rate)
  689. {
  690. if (current_rate == rate)
  691. return 0;
  692. switch (id) {
  693. /* Fixed clocks */
  694. case CLKID_FIXED_PLL:
  695. case CLKID_SYS_PLL:
  696. case CLKID_FCLK_DIV2:
  697. case CLKID_FCLK_DIV3:
  698. case CLKID_FCLK_DIV4:
  699. case CLKID_FCLK_DIV5:
  700. case CLKID_FCLK_DIV7:
  701. case CLKID_MPLL0:
  702. case CLKID_MPLL1:
  703. case CLKID_MPLL2:
  704. case CLKID_CLK81:
  705. if (current_rate != rate)
  706. return -EINVAL;
  707. return 0;
  708. case CLKID_VPU:
  709. return meson_clk_set_rate_by_id(clk,
  710. meson_mux_get_parent(clk, CLKID_VPU), rate,
  711. current_rate);
  712. case CLKID_VAPB:
  713. case CLKID_VAPB_SEL:
  714. return meson_clk_set_rate_by_id(clk,
  715. meson_mux_get_parent(clk, CLKID_VAPB_SEL),
  716. rate, current_rate);
  717. case CLKID_VPU_0:
  718. return meson_div_set_rate(clk, CLKID_VPU_0_DIV, rate,
  719. current_rate);
  720. case CLKID_VPU_1:
  721. return meson_div_set_rate(clk, CLKID_VPU_1_DIV, rate,
  722. current_rate);
  723. case CLKID_VAPB_0:
  724. return meson_div_set_rate(clk, CLKID_VAPB_0_DIV, rate,
  725. current_rate);
  726. case CLKID_VAPB_1:
  727. return meson_div_set_rate(clk, CLKID_VAPB_1_DIV, rate,
  728. current_rate);
  729. case CLKID_VPU_0_DIV:
  730. case CLKID_VPU_1_DIV:
  731. case CLKID_VAPB_0_DIV:
  732. case CLKID_VAPB_1_DIV:
  733. return meson_div_set_rate(clk, id, rate, current_rate);
  734. default:
  735. return -ENOENT;
  736. }
  737. return -EINVAL;
  738. }
  739. static ulong meson_clk_set_rate(struct clk *clk, ulong rate)
  740. {
  741. ulong current_rate = meson_clk_get_rate_by_id(clk, clk->id);
  742. int ret;
  743. if (IS_ERR_VALUE(current_rate))
  744. return current_rate;
  745. debug("%s: setting rate of %ld from %ld to %ld\n",
  746. __func__, clk->id, current_rate, rate);
  747. ret = meson_clk_set_rate_by_id(clk, clk->id, rate, current_rate);
  748. if (IS_ERR_VALUE(ret))
  749. return ret;
  750. printf("clock %lu has new rate %lu\n", clk->id,
  751. meson_clk_get_rate_by_id(clk, clk->id));
  752. return 0;
  753. }
  754. static int meson_clk_probe(struct udevice *dev)
  755. {
  756. struct meson_clk *priv = dev_get_priv(dev);
  757. priv->addr = dev_read_addr_ptr(dev);
  758. debug("meson-clk: probed at addr %p\n", priv->addr);
  759. return 0;
  760. }
  761. static struct clk_ops meson_clk_ops = {
  762. .disable = meson_clk_disable,
  763. .enable = meson_clk_enable,
  764. .get_rate = meson_clk_get_rate,
  765. .set_parent = meson_clk_set_parent,
  766. .set_rate = meson_clk_set_rate,
  767. };
  768. static const struct udevice_id meson_clk_ids[] = {
  769. { .compatible = "amlogic,gxbb-clkc" },
  770. { .compatible = "amlogic,gxl-clkc" },
  771. { }
  772. };
  773. U_BOOT_DRIVER(meson_clk) = {
  774. .name = "meson_clk",
  775. .id = UCLASS_CLK,
  776. .of_match = meson_clk_ids,
  777. .priv_auto_alloc_size = sizeof(struct meson_clk),
  778. .ops = &meson_clk_ops,
  779. .probe = meson_clk_probe,
  780. };