start.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  25. *
  26. *
  27. * The processor starts at 0x00000100 and the code is executed
  28. * from flash. The code is organized to be at an other address
  29. * in memory, but as long we don't jump around before relocating,
  30. * board_init lies at a quite high address and when the cpu has
  31. * jumped there, everything is ok.
  32. * This works because the cpu gives the FLASH (CS0) the whole
  33. * address space at startup, and board_init lies as a echo of
  34. * the flash somewhere up there in the memory map.
  35. *
  36. * board_init will change CS0 to be positioned at the correct
  37. * address and (s)dram will be positioned at address 0
  38. */
  39. #include <config.h>
  40. #include <mpc8xx.h>
  41. #include <timestamp.h>
  42. #include <version.h>
  43. #define CONFIG_8xx 1 /* needed for Linux kernel header files */
  44. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  45. #include <ppc_asm.tmpl>
  46. #include <ppc_defs.h>
  47. #include <asm/cache.h>
  48. #include <asm/mmu.h>
  49. #ifndef CONFIG_IDENT_STRING
  50. #define CONFIG_IDENT_STRING ""
  51. #endif
  52. /* We don't want the MMU yet.
  53. */
  54. #undef MSR_KERNEL
  55. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  56. /*
  57. * Set up GOT: Global Offset Table
  58. *
  59. * Use r12 to access the GOT
  60. */
  61. START_GOT
  62. GOT_ENTRY(_GOT2_TABLE_)
  63. GOT_ENTRY(_FIXUP_TABLE_)
  64. GOT_ENTRY(_start)
  65. GOT_ENTRY(_start_of_vectors)
  66. GOT_ENTRY(_end_of_vectors)
  67. GOT_ENTRY(transfer_to_handler)
  68. GOT_ENTRY(__init_end)
  69. GOT_ENTRY(_end)
  70. GOT_ENTRY(__bss_start)
  71. END_GOT
  72. /*
  73. * r3 - 1st arg to board_init(): IMMP pointer
  74. * r4 - 2nd arg to board_init(): boot flag
  75. */
  76. .text
  77. .long 0x27051956 /* U-Boot Magic Number */
  78. .globl version_string
  79. version_string:
  80. .ascii U_BOOT_VERSION
  81. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  82. .ascii CONFIG_IDENT_STRING, "\0"
  83. . = EXC_OFF_SYS_RESET
  84. .globl _start
  85. _start:
  86. lis r3, CONFIG_SYS_IMMR@h /* position IMMR */
  87. mtspr 638, r3
  88. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  89. b boot_cold
  90. . = EXC_OFF_SYS_RESET + 0x10
  91. .globl _start_warm
  92. _start_warm:
  93. li r21, BOOTFLAG_WARM /* Software reboot */
  94. b boot_warm
  95. boot_cold:
  96. boot_warm:
  97. /* Initialize machine status; enable machine check interrupt */
  98. /*----------------------------------------------------------------------*/
  99. li r3, MSR_KERNEL /* Set ME, RI flags */
  100. mtmsr r3
  101. mtspr SRR1, r3 /* Make SRR1 match MSR */
  102. mfspr r3, ICR /* clear Interrupt Cause Register */
  103. /* Initialize debug port registers */
  104. /*----------------------------------------------------------------------*/
  105. xor r0, r0, r0 /* Clear R0 */
  106. mtspr LCTRL1, r0 /* Initialize debug port regs */
  107. mtspr LCTRL2, r0
  108. mtspr COUNTA, r0
  109. mtspr COUNTB, r0
  110. /* Reset the caches */
  111. /*----------------------------------------------------------------------*/
  112. mfspr r3, IC_CST /* Clear error bits */
  113. mfspr r3, DC_CST
  114. lis r3, IDC_UNALL@h /* Unlock all */
  115. mtspr IC_CST, r3
  116. mtspr DC_CST, r3
  117. lis r3, IDC_INVALL@h /* Invalidate all */
  118. mtspr IC_CST, r3
  119. mtspr DC_CST, r3
  120. lis r3, IDC_DISABLE@h /* Disable data cache */
  121. mtspr DC_CST, r3
  122. #if !defined(CONFIG_SYS_DELAYED_ICACHE)
  123. /* On IP860 and PCU E,
  124. * we cannot enable IC yet
  125. */
  126. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  127. #endif
  128. mtspr IC_CST, r3
  129. /* invalidate all tlb's */
  130. /*----------------------------------------------------------------------*/
  131. tlbia
  132. isync
  133. /*
  134. * Calculate absolute address in FLASH and jump there
  135. *----------------------------------------------------------------------*/
  136. lis r3, CONFIG_SYS_MONITOR_BASE@h
  137. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  138. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  139. mtlr r3
  140. blr
  141. in_flash:
  142. /* initialize some SPRs that are hard to access from C */
  143. /*----------------------------------------------------------------------*/
  144. lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */
  145. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  146. /* Note: R0 is still 0 here */
  147. stwu r0, -4(r1) /* clear final stack frame so that */
  148. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  149. /*
  150. * Disable serialized ifetch and show cycles
  151. * (i.e. set processor to normal mode).
  152. * This is also a silicon bug workaround, see errata
  153. */
  154. li r2, 0x0007
  155. mtspr ICTRL, r2
  156. /* Set up debug mode entry */
  157. lis r2, CONFIG_SYS_DER@h
  158. ori r2, r2, CONFIG_SYS_DER@l
  159. mtspr DER, r2
  160. /* let the C-code set up the rest */
  161. /* */
  162. /* Be careful to keep code relocatable ! */
  163. /*----------------------------------------------------------------------*/
  164. GET_GOT /* initialize GOT access */
  165. /* r3: IMMR */
  166. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  167. mr r3, r21
  168. /* r3: BOOTFLAG */
  169. bl board_init_f /* run 1st part of board init code (from Flash) */
  170. .globl _start_of_vectors
  171. _start_of_vectors:
  172. /* Machine check */
  173. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  174. /* Data Storage exception. "Never" generated on the 860. */
  175. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  176. /* Instruction Storage exception. "Never" generated on the 860. */
  177. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  178. /* External Interrupt exception. */
  179. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  180. /* Alignment exception. */
  181. . = 0x600
  182. Alignment:
  183. EXCEPTION_PROLOG(SRR0, SRR1)
  184. mfspr r4,DAR
  185. stw r4,_DAR(r21)
  186. mfspr r5,DSISR
  187. stw r5,_DSISR(r21)
  188. addi r3,r1,STACK_FRAME_OVERHEAD
  189. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  190. /* Program check exception */
  191. . = 0x700
  192. ProgramCheck:
  193. EXCEPTION_PROLOG(SRR0, SRR1)
  194. addi r3,r1,STACK_FRAME_OVERHEAD
  195. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  196. MSR_KERNEL, COPY_EE)
  197. /* No FPU on MPC8xx. This exception is not supposed to happen.
  198. */
  199. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  200. /* I guess we could implement decrementer, and may have
  201. * to someday for timekeeping.
  202. */
  203. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  204. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  205. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  206. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  207. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  208. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  209. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  210. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  211. * for all unimplemented and illegal instructions.
  212. */
  213. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  214. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  215. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  216. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  217. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  218. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  219. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  220. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  221. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  222. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  223. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  224. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  225. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  226. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  227. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  228. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  229. .globl _end_of_vectors
  230. _end_of_vectors:
  231. . = 0x2000
  232. /*
  233. * This code finishes saving the registers to the exception frame
  234. * and jumps to the appropriate handler for the exception.
  235. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  236. */
  237. .globl transfer_to_handler
  238. transfer_to_handler:
  239. stw r22,_NIP(r21)
  240. lis r22,MSR_POW@h
  241. andc r23,r23,r22
  242. stw r23,_MSR(r21)
  243. SAVE_GPR(7, r21)
  244. SAVE_4GPRS(8, r21)
  245. SAVE_8GPRS(12, r21)
  246. SAVE_8GPRS(24, r21)
  247. mflr r23
  248. andi. r24,r23,0x3f00 /* get vector offset */
  249. stw r24,TRAP(r21)
  250. li r22,0
  251. stw r22,RESULT(r21)
  252. mtspr SPRG2,r22 /* r1 is now kernel sp */
  253. lwz r24,0(r23) /* virtual address of handler */
  254. lwz r23,4(r23) /* where to go when done */
  255. mtspr SRR0,r24
  256. mtspr SRR1,r20
  257. mtlr r23
  258. SYNC
  259. rfi /* jump to handler, enable MMU */
  260. int_return:
  261. mfmsr r28 /* Disable interrupts */
  262. li r4,0
  263. ori r4,r4,MSR_EE
  264. andc r28,r28,r4
  265. SYNC /* Some chip revs need this... */
  266. mtmsr r28
  267. SYNC
  268. lwz r2,_CTR(r1)
  269. lwz r0,_LINK(r1)
  270. mtctr r2
  271. mtlr r0
  272. lwz r2,_XER(r1)
  273. lwz r0,_CCR(r1)
  274. mtspr XER,r2
  275. mtcrf 0xFF,r0
  276. REST_10GPRS(3, r1)
  277. REST_10GPRS(13, r1)
  278. REST_8GPRS(23, r1)
  279. REST_GPR(31, r1)
  280. lwz r2,_NIP(r1) /* Restore environment */
  281. lwz r0,_MSR(r1)
  282. mtspr SRR0,r2
  283. mtspr SRR1,r0
  284. lwz r0,GPR0(r1)
  285. lwz r2,GPR2(r1)
  286. lwz r1,GPR1(r1)
  287. SYNC
  288. rfi
  289. /* Cache functions.
  290. */
  291. .globl icache_enable
  292. icache_enable:
  293. SYNC
  294. lis r3, IDC_INVALL@h
  295. mtspr IC_CST, r3
  296. lis r3, IDC_ENABLE@h
  297. mtspr IC_CST, r3
  298. blr
  299. .globl icache_disable
  300. icache_disable:
  301. SYNC
  302. lis r3, IDC_DISABLE@h
  303. mtspr IC_CST, r3
  304. blr
  305. .globl icache_status
  306. icache_status:
  307. mfspr r3, IC_CST
  308. srwi r3, r3, 31 /* >>31 => select bit 0 */
  309. blr
  310. .globl dcache_enable
  311. dcache_enable:
  312. #if 0
  313. SYNC
  314. #endif
  315. #if 1
  316. lis r3, 0x0400 /* Set cache mode with MMU off */
  317. mtspr MD_CTR, r3
  318. #endif
  319. lis r3, IDC_INVALL@h
  320. mtspr DC_CST, r3
  321. #if 0
  322. lis r3, DC_SFWT@h
  323. mtspr DC_CST, r3
  324. #endif
  325. lis r3, IDC_ENABLE@h
  326. mtspr DC_CST, r3
  327. blr
  328. .globl dcache_disable
  329. dcache_disable:
  330. SYNC
  331. lis r3, IDC_DISABLE@h
  332. mtspr DC_CST, r3
  333. lis r3, IDC_INVALL@h
  334. mtspr DC_CST, r3
  335. blr
  336. .globl dcache_status
  337. dcache_status:
  338. mfspr r3, DC_CST
  339. srwi r3, r3, 31 /* >>31 => select bit 0 */
  340. blr
  341. .globl dc_read
  342. dc_read:
  343. mtspr DC_ADR, r3
  344. mfspr r3, DC_DAT
  345. blr
  346. /*
  347. * unsigned int get_immr (unsigned int mask)
  348. *
  349. * return (mask ? (IMMR & mask) : IMMR);
  350. */
  351. .globl get_immr
  352. get_immr:
  353. mr r4,r3 /* save mask */
  354. mfspr r3, IMMR /* IMMR */
  355. cmpwi 0,r4,0 /* mask != 0 ? */
  356. beq 4f
  357. and r3,r3,r4 /* IMMR & mask */
  358. 4:
  359. blr
  360. .globl get_pvr
  361. get_pvr:
  362. mfspr r3, PVR
  363. blr
  364. .globl wr_ic_cst
  365. wr_ic_cst:
  366. mtspr IC_CST, r3
  367. blr
  368. .globl rd_ic_cst
  369. rd_ic_cst:
  370. mfspr r3, IC_CST
  371. blr
  372. .globl wr_ic_adr
  373. wr_ic_adr:
  374. mtspr IC_ADR, r3
  375. blr
  376. .globl wr_dc_cst
  377. wr_dc_cst:
  378. mtspr DC_CST, r3
  379. blr
  380. .globl rd_dc_cst
  381. rd_dc_cst:
  382. mfspr r3, DC_CST
  383. blr
  384. .globl wr_dc_adr
  385. wr_dc_adr:
  386. mtspr DC_ADR, r3
  387. blr
  388. /*------------------------------------------------------------------------------*/
  389. /*
  390. * void relocate_code (addr_sp, gd, addr_moni)
  391. *
  392. * This "function" does not return, instead it continues in RAM
  393. * after relocating the monitor code.
  394. *
  395. * r3 = dest
  396. * r4 = src
  397. * r5 = length in bytes
  398. * r6 = cachelinesize
  399. */
  400. .globl relocate_code
  401. relocate_code:
  402. mr r1, r3 /* Set new stack pointer */
  403. mr r9, r4 /* Save copy of Global Data pointer */
  404. mr r10, r5 /* Save copy of Destination Address */
  405. GET_GOT
  406. mr r3, r5 /* Destination Address */
  407. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  408. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  409. lwz r5, GOT(__init_end)
  410. sub r5, r5, r4
  411. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  412. /*
  413. * Fix GOT pointer:
  414. *
  415. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  416. *
  417. * Offset:
  418. */
  419. sub r15, r10, r4
  420. /* First our own GOT */
  421. add r12, r12, r15
  422. /* then the one used by the C code */
  423. add r30, r30, r15
  424. /*
  425. * Now relocate code
  426. */
  427. cmplw cr1,r3,r4
  428. addi r0,r5,3
  429. srwi. r0,r0,2
  430. beq cr1,4f /* In place copy is not necessary */
  431. beq 7f /* Protect against 0 count */
  432. mtctr r0
  433. bge cr1,2f
  434. la r8,-4(r4)
  435. la r7,-4(r3)
  436. 1: lwzu r0,4(r8)
  437. stwu r0,4(r7)
  438. bdnz 1b
  439. b 4f
  440. 2: slwi r0,r0,2
  441. add r8,r4,r0
  442. add r7,r3,r0
  443. 3: lwzu r0,-4(r8)
  444. stwu r0,-4(r7)
  445. bdnz 3b
  446. /*
  447. * Now flush the cache: note that we must start from a cache aligned
  448. * address. Otherwise we might miss one cache line.
  449. */
  450. 4: cmpwi r6,0
  451. add r5,r3,r5
  452. beq 7f /* Always flush prefetch queue in any case */
  453. subi r0,r6,1
  454. andc r3,r3,r0
  455. mr r4,r3
  456. 5: dcbst 0,r4
  457. add r4,r4,r6
  458. cmplw r4,r5
  459. blt 5b
  460. sync /* Wait for all dcbst to complete on bus */
  461. mr r4,r3
  462. 6: icbi 0,r4
  463. add r4,r4,r6
  464. cmplw r4,r5
  465. blt 6b
  466. 7: sync /* Wait for all icbi to complete on bus */
  467. isync
  468. /*
  469. * We are done. Do not return, instead branch to second part of board
  470. * initialization, now running from RAM.
  471. */
  472. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  473. mtlr r0
  474. blr
  475. in_ram:
  476. /*
  477. * Relocation Function, r12 point to got2+0x8000
  478. *
  479. * Adjust got2 pointers, no need to check for 0, this code
  480. * already puts a few entries in the table.
  481. */
  482. li r0,__got2_entries@sectoff@l
  483. la r3,GOT(_GOT2_TABLE_)
  484. lwz r11,GOT(_GOT2_TABLE_)
  485. mtctr r0
  486. sub r11,r3,r11
  487. addi r3,r3,-4
  488. 1: lwzu r0,4(r3)
  489. cmpwi r0,0
  490. beq- 2f
  491. add r0,r0,r11
  492. stw r0,0(r3)
  493. 2: bdnz 1b
  494. /*
  495. * Now adjust the fixups and the pointers to the fixups
  496. * in case we need to move ourselves again.
  497. */
  498. li r0,__fixup_entries@sectoff@l
  499. lwz r3,GOT(_FIXUP_TABLE_)
  500. cmpwi r0,0
  501. mtctr r0
  502. addi r3,r3,-4
  503. beq 4f
  504. 3: lwzu r4,4(r3)
  505. lwzux r0,r4,r11
  506. add r0,r0,r11
  507. stw r10,0(r3)
  508. stw r0,0(r4)
  509. bdnz 3b
  510. 4:
  511. clear_bss:
  512. /*
  513. * Now clear BSS segment
  514. */
  515. lwz r3,GOT(__bss_start)
  516. lwz r4,GOT(_end)
  517. cmplw 0, r3, r4
  518. beq 6f
  519. li r0, 0
  520. 5:
  521. stw r0, 0(r3)
  522. addi r3, r3, 4
  523. cmplw 0, r3, r4
  524. bne 5b
  525. 6:
  526. mr r3, r9 /* Global Data pointer */
  527. mr r4, r10 /* Destination Address */
  528. bl board_init_r
  529. /*
  530. * Copy exception vector code to low memory
  531. *
  532. * r3: dest_addr
  533. * r7: source address, r8: end address, r9: target address
  534. */
  535. .globl trap_init
  536. trap_init:
  537. mflr r4 /* save link register */
  538. GET_GOT
  539. lwz r7, GOT(_start)
  540. lwz r8, GOT(_end_of_vectors)
  541. li r9, 0x100 /* reset vector always at 0x100 */
  542. cmplw 0, r7, r8
  543. bgelr /* return if r7>=r8 - just in case */
  544. 1:
  545. lwz r0, 0(r7)
  546. stw r0, 0(r9)
  547. addi r7, r7, 4
  548. addi r9, r9, 4
  549. cmplw 0, r7, r8
  550. bne 1b
  551. /*
  552. * relocate `hdlr' and `int_return' entries
  553. */
  554. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  555. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  556. 2:
  557. bl trap_reloc
  558. addi r7, r7, 0x100 /* next exception vector */
  559. cmplw 0, r7, r8
  560. blt 2b
  561. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  562. bl trap_reloc
  563. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  564. bl trap_reloc
  565. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  566. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  567. 3:
  568. bl trap_reloc
  569. addi r7, r7, 0x100 /* next exception vector */
  570. cmplw 0, r7, r8
  571. blt 3b
  572. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  573. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  574. 4:
  575. bl trap_reloc
  576. addi r7, r7, 0x100 /* next exception vector */
  577. cmplw 0, r7, r8
  578. blt 4b
  579. mtlr r4 /* restore link register */
  580. blr