cherryhill.dts 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
  4. */
  5. /dts-v1/;
  6. #include <asm/arch-braswell/fsp/fsp_configs.h>
  7. #include <dt-bindings/interrupt-router/intel-irq.h>
  8. /include/ "skeleton.dtsi"
  9. /include/ "serial.dtsi"
  10. /include/ "rtc.dtsi"
  11. /include/ "tsc_timer.dtsi"
  12. / {
  13. model = "Intel Cherry Hill";
  14. compatible = "intel,cherryhill", "intel,braswell";
  15. aliases {
  16. serial0 = &serial;
  17. spi0 = &spi;
  18. };
  19. config {
  20. silent_console = <0>;
  21. };
  22. chosen {
  23. stdout-path = "/serial";
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. cpu@0 {
  29. device_type = "cpu";
  30. compatible = "cpu-x86";
  31. reg = <0>;
  32. intel,apic-id = <0>;
  33. };
  34. cpu@1 {
  35. device_type = "cpu";
  36. compatible = "cpu-x86";
  37. reg = <1>;
  38. intel,apic-id = <2>;
  39. };
  40. cpu@2 {
  41. device_type = "cpu";
  42. compatible = "cpu-x86";
  43. reg = <2>;
  44. intel,apic-id = <4>;
  45. };
  46. cpu@3 {
  47. device_type = "cpu";
  48. compatible = "cpu-x86";
  49. reg = <3>;
  50. intel,apic-id = <6>;
  51. };
  52. };
  53. pci {
  54. compatible = "pci-x86";
  55. #address-cells = <3>;
  56. #size-cells = <2>;
  57. u-boot,dm-pre-reloc;
  58. ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
  59. 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
  60. 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
  61. pch@1f,0 {
  62. reg = <0x0000f800 0 0 0 0>;
  63. compatible = "intel,pch9";
  64. irq-router {
  65. compatible = "intel,irq-router";
  66. intel,pirq-config = "ibase";
  67. intel,ibase-offset = <0x50>;
  68. intel,pirq-link = <8 8>;
  69. intel,pirq-mask = <0xdee0>;
  70. intel,pirq-routing = <
  71. /* Braswell PCI devices */
  72. PCI_BDF(0, 2, 0) INTA PIRQA
  73. PCI_BDF(0, 3, 0) INTA PIRQA
  74. PCI_BDF(0, 11, 0) INTA PIRQA
  75. PCI_BDF(0, 16, 0) INTA PIRQA
  76. PCI_BDF(0, 17, 0) INTA PIRQA
  77. PCI_BDF(0, 18, 0) INTA PIRQA
  78. PCI_BDF(0, 19, 0) INTA PIRQA
  79. PCI_BDF(0, 20, 0) INTA PIRQA
  80. PCI_BDF(0, 21, 0) INTA PIRQA
  81. PCI_BDF(0, 24, 0) INTA PIRQA
  82. PCI_BDF(0, 24, 1) INTC PIRQC
  83. PCI_BDF(0, 24, 2) INTD PIRQD
  84. PCI_BDF(0, 24, 3) INTB PIRQB
  85. PCI_BDF(0, 24, 4) INTA PIRQA
  86. PCI_BDF(0, 24, 5) INTC PIRQC
  87. PCI_BDF(0, 24, 6) INTD PIRQD
  88. PCI_BDF(0, 24, 7) INTB PIRQB
  89. PCI_BDF(0, 26, 0) INTA PIRQA
  90. PCI_BDF(0, 27, 0) INTA PIRQA
  91. PCI_BDF(0, 28, 0) INTA PIRQA
  92. PCI_BDF(0, 28, 1) INTB PIRQB
  93. PCI_BDF(0, 28, 2) INTC PIRQC
  94. PCI_BDF(0, 28, 3) INTD PIRQD
  95. PCI_BDF(0, 30, 0) INTA PIRQA
  96. PCI_BDF(0, 30, 3) INTA PIRQA
  97. PCI_BDF(0, 30, 4) INTA PIRQA
  98. PCI_BDF(0, 31, 0) INTB PIRQB
  99. PCI_BDF(0, 31, 3) INTB PIRQB
  100. /*
  101. * PCIe root ports downstream
  102. * interrupts
  103. */
  104. PCI_BDF(1, 0, 0) INTA PIRQA
  105. PCI_BDF(1, 0, 0) INTB PIRQB
  106. PCI_BDF(1, 0, 0) INTC PIRQC
  107. PCI_BDF(1, 0, 0) INTD PIRQD
  108. PCI_BDF(2, 0, 0) INTA PIRQB
  109. PCI_BDF(2, 0, 0) INTB PIRQC
  110. PCI_BDF(2, 0, 0) INTC PIRQD
  111. PCI_BDF(2, 0, 0) INTD PIRQA
  112. PCI_BDF(3, 0, 0) INTA PIRQC
  113. PCI_BDF(3, 0, 0) INTB PIRQD
  114. PCI_BDF(3, 0, 0) INTC PIRQA
  115. PCI_BDF(3, 0, 0) INTD PIRQB
  116. PCI_BDF(4, 0, 0) INTA PIRQD
  117. PCI_BDF(4, 0, 0) INTB PIRQA
  118. PCI_BDF(4, 0, 0) INTC PIRQB
  119. PCI_BDF(4, 0, 0) INTD PIRQC
  120. >;
  121. };
  122. spi: spi {
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. compatible = "intel,ich9-spi";
  126. intel,spi-lock-down;
  127. spi-flash@0 {
  128. #address-cells = <1>;
  129. #size-cells = <1>;
  130. reg = <0>;
  131. compatible = "macronix,mx25u6435f", "spi-flash";
  132. memory-map = <0xff800000 0x00800000>;
  133. rw-mrc-cache {
  134. label = "rw-mrc-cache";
  135. reg = <0x005e0000 0x00010000>;
  136. };
  137. };
  138. };
  139. };
  140. };
  141. fsp {
  142. compatible = "intel,braswell-fsp";
  143. fsp,memory-upd {
  144. compatible = "intel,braswell-fsp-memory";
  145. fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_4MB>;
  146. fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
  147. fsp,mrc-init-spd-addr1 = <0xa0>;
  148. fsp,mrc-init-spd-addr2 = <0xa2>;
  149. fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_32MB>;
  150. fsp,aperture-size = <APERTURE_SIZE_256MB>;
  151. fsp,gtt-size = <GTT_SIZE_1MB>;
  152. fsp,enable-dvfs;
  153. fsp,memory-type = <DRAM_TYPE_DDR3>;
  154. };
  155. fsp,silicon-upd {
  156. compatible = "intel,braswell-fsp-silicon";
  157. fsp,sdcard-mode = <SDCARD_MODE_PCI>;
  158. fsp,enable-hsuart1;
  159. fsp,enable-sata;
  160. fsp,enable-xhci;
  161. fsp,lpe-mode = <LPE_MODE_PCI>;
  162. fsp,enable-dma0;
  163. fsp,enable-dma1;
  164. fsp,enable-i2c0;
  165. fsp,enable-i2c1;
  166. fsp,enable-i2c2;
  167. fsp,enable-i2c3;
  168. fsp,enable-i2c4;
  169. fsp,enable-i2c5;
  170. fsp,enable-i2c6;
  171. fsp,emmc-mode = <EMMC_MODE_PCI>;
  172. fsp,sata-speed = <SATA_SPEED_GEN3>;
  173. fsp,pmic-i2c-bus = <0>;
  174. fsp,enable-isp;
  175. fsp,isp-pci-dev-config = <ISP_PCI_DEV_CONFIG_2>;
  176. fsp,pnp-settings = <PNP_SETTING_POWER_AND_PERF>;
  177. fsp,sd-detect-chk;
  178. };
  179. };
  180. microcode {
  181. update@0 {
  182. #include "microcode/m01406c2220.dtsi"
  183. };
  184. update@1 {
  185. #include "microcode/m01406c3363.dtsi"
  186. };
  187. update@2 {
  188. #include "microcode/m01406c440a.dtsi"
  189. };
  190. };
  191. };