socfpga_common.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
  7. #define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
  8. /* Virtual target or real hardware */
  9. #undef CONFIG_SOCFPGA_VIRTUAL_TARGET
  10. #define CONFIG_SYS_THUMB_BUILD
  11. /*
  12. * High level configuration
  13. */
  14. #define CONFIG_DISPLAY_CPUINFO
  15. #define CONFIG_DISPLAY_BOARDINFO_LATE
  16. #define CONFIG_ARCH_MISC_INIT
  17. #define CONFIG_ARCH_EARLY_INIT_R
  18. #define CONFIG_SYS_NO_FLASH
  19. #define CONFIG_CLOCKS
  20. #define CONFIG_CRC32_VERIFY
  21. #define CONFIG_FIT
  22. #define CONFIG_OF_LIBFDT
  23. #define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
  24. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  25. /*
  26. * Memory configurations
  27. */
  28. #define CONFIG_NR_DRAM_BANKS 1
  29. #define PHYS_SDRAM_1 0x0
  30. #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
  31. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
  32. #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
  33. #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
  34. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
  35. #define CONFIG_SYS_INIT_SP_OFFSET \
  36. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  37. #define CONFIG_SYS_INIT_SP_ADDR \
  38. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  39. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  40. #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
  41. #define CONFIG_SYS_TEXT_BASE 0x08000040
  42. #else
  43. #define CONFIG_SYS_TEXT_BASE 0x01000040
  44. #endif
  45. /*
  46. * U-Boot general configurations
  47. */
  48. #define CONFIG_SYS_LONGHELP
  49. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
  50. #define CONFIG_SYS_PBSIZE \
  51. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  52. /* Print buffer size */
  53. #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
  54. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  55. /* Boot argument buffer size */
  56. #define CONFIG_VERSION_VARIABLE /* U-BOOT version */
  57. #define CONFIG_AUTO_COMPLETE /* Command auto complete */
  58. #define CONFIG_CMDLINE_EDITING /* Command history etc */
  59. #define CONFIG_SYS_HUSH_PARSER
  60. /*
  61. * Cache
  62. */
  63. #define CONFIG_SYS_CACHELINE_SIZE 32
  64. #define CONFIG_SYS_L2_PL310
  65. #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
  66. /*
  67. * SDRAM controller
  68. */
  69. #define CONFIG_ALTERA_SDRAM
  70. /*
  71. * EPCS/EPCQx1 Serial Flash Controller
  72. */
  73. #ifdef CONFIG_ALTERA_SPI
  74. #define CONFIG_CMD_SPI
  75. #define CONFIG_CMD_SF
  76. #define CONFIG_SF_DEFAULT_SPEED 30000000
  77. #define CONFIG_SPI_FLASH_BAR
  78. /*
  79. * The base address is configurable in QSys, each board must specify the
  80. * base address based on it's particular FPGA configuration. Please note
  81. * that the address here is incremented by 0x400 from the Base address
  82. * selected in QSys, since the SPI registers are at offset +0x400.
  83. * #define CONFIG_SYS_SPI_BASE 0xff240400
  84. */
  85. #endif
  86. /*
  87. * Ethernet on SoC (EMAC)
  88. */
  89. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
  90. #define CONFIG_DW_ALTDESCRIPTOR
  91. #define CONFIG_MII
  92. #define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
  93. #define CONFIG_PHYLIB
  94. #define CONFIG_PHY_GIGE
  95. #endif
  96. /*
  97. * FPGA Driver
  98. */
  99. #ifdef CONFIG_CMD_FPGA
  100. #define CONFIG_FPGA
  101. #define CONFIG_FPGA_ALTERA
  102. #define CONFIG_FPGA_SOCFPGA
  103. #define CONFIG_FPGA_COUNT 1
  104. #endif
  105. /*
  106. * L4 OSC1 Timer 0
  107. */
  108. /* This timer uses eosc1, whose clock frequency is fixed at any condition. */
  109. #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
  110. #define CONFIG_SYS_TIMER_COUNTS_DOWN
  111. #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
  112. #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
  113. #define CONFIG_SYS_TIMER_RATE 2400000
  114. #else
  115. #define CONFIG_SYS_TIMER_RATE 25000000
  116. #endif
  117. /*
  118. * L4 Watchdog
  119. */
  120. #ifdef CONFIG_HW_WATCHDOG
  121. #define CONFIG_DESIGNWARE_WATCHDOG
  122. #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
  123. #define CONFIG_DW_WDT_CLOCK_KHZ 25000
  124. #define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
  125. #endif
  126. /*
  127. * MMC Driver
  128. */
  129. #ifdef CONFIG_CMD_MMC
  130. #define CONFIG_MMC
  131. #define CONFIG_BOUNCE_BUFFER
  132. #define CONFIG_GENERIC_MMC
  133. #define CONFIG_DWMMC
  134. #define CONFIG_SOCFPGA_DWMMC
  135. #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
  136. /* FIXME */
  137. /* using smaller max blk cnt to avoid flooding the limited stack we have */
  138. #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
  139. #endif
  140. /*
  141. * I2C support
  142. */
  143. #define CONFIG_SYS_I2C
  144. #define CONFIG_SYS_I2C_DW
  145. #define CONFIG_SYS_I2C_BUS_MAX 4
  146. #define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
  147. #define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
  148. #define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
  149. #define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
  150. /* Using standard mode which the speed up to 100Kb/s */
  151. #define CONFIG_SYS_I2C_SPEED 100000
  152. #define CONFIG_SYS_I2C_SPEED1 100000
  153. #define CONFIG_SYS_I2C_SPEED2 100000
  154. #define CONFIG_SYS_I2C_SPEED3 100000
  155. /* Address of device when used as slave */
  156. #define CONFIG_SYS_I2C_SLAVE 0x02
  157. #define CONFIG_SYS_I2C_SLAVE1 0x02
  158. #define CONFIG_SYS_I2C_SLAVE2 0x02
  159. #define CONFIG_SYS_I2C_SLAVE3 0x02
  160. #ifndef __ASSEMBLY__
  161. /* Clock supplied to I2C controller in unit of MHz */
  162. unsigned int cm_get_l4_sp_clk_hz(void);
  163. #define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
  164. #endif
  165. #define CONFIG_CMD_I2C
  166. /*
  167. * QSPI support
  168. */
  169. /* Enable multiple SPI NOR flash manufacturers */
  170. #ifndef CONFIG_SPL_BUILD
  171. #define CONFIG_SPI_FLASH_MTD
  172. #define CONFIG_CMD_MTDPARTS
  173. #define CONFIG_MTD_DEVICE
  174. #define CONFIG_MTD_PARTITIONS
  175. #define MTDIDS_DEFAULT "nor0=ff705000.spi"
  176. #endif
  177. /* QSPI reference clock */
  178. #ifndef __ASSEMBLY__
  179. unsigned int cm_get_qspi_controller_clk_hz(void);
  180. #define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
  181. #endif
  182. #define CONFIG_CQSPI_DECODER 0
  183. #define CONFIG_CMD_SF
  184. #define CONFIG_SPI_FLASH_BAR
  185. /*
  186. * Designware SPI support
  187. */
  188. #define CONFIG_CMD_SPI
  189. /*
  190. * Serial Driver
  191. */
  192. #define CONFIG_SYS_NS16550_SERIAL
  193. #define CONFIG_SYS_NS16550_REG_SIZE -4
  194. #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
  195. #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
  196. #define CONFIG_SYS_NS16550_CLK 1000000
  197. #else
  198. #define CONFIG_SYS_NS16550_CLK 100000000
  199. #endif
  200. #define CONFIG_CONS_INDEX 1
  201. #define CONFIG_BAUDRATE 115200
  202. /*
  203. * USB
  204. */
  205. #ifdef CONFIG_CMD_USB
  206. #define CONFIG_USB_DWC2
  207. #define CONFIG_USB_STORAGE
  208. /*
  209. * NOTE: User must define either of the following to select which
  210. * of the two USB controllers available on SoCFPGA to use.
  211. * The DWC2 driver doesn't support multiple USB controllers.
  212. * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS
  213. * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS
  214. */
  215. #endif
  216. /*
  217. * USB Gadget (DFU, UMS)
  218. */
  219. #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
  220. #define CONFIG_USB_GADGET
  221. #define CONFIG_USB_GADGET_DWC2_OTG
  222. #define CONFIG_USB_GADGET_DUALSPEED
  223. #define CONFIG_USB_GADGET_VBUS_DRAW 2
  224. /* USB Composite download gadget - g_dnl */
  225. #define CONFIG_USB_GADGET_DOWNLOAD
  226. #define CONFIG_USB_FUNCTION_MASS_STORAGE
  227. #define CONFIG_USB_FUNCTION_DFU
  228. #define CONFIG_DFU_MMC
  229. #define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
  230. #define DFU_DEFAULT_POLL_TIMEOUT 300
  231. /* USB IDs */
  232. #define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
  233. #define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
  234. #define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
  235. #define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
  236. #ifndef CONFIG_G_DNL_MANUFACTURER
  237. #define CONFIG_G_DNL_MANUFACTURER "Altera"
  238. #endif
  239. #endif
  240. /*
  241. * U-Boot environment
  242. */
  243. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  244. #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
  245. #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
  246. #define CONFIG_ENV_SIZE 4096
  247. /*
  248. * SPL
  249. *
  250. * SRAM Memory layout:
  251. *
  252. * 0xFFFF_0000 ...... Start of SRAM
  253. * 0xFFFF_xxxx ...... Top of stack (grows down)
  254. * 0xFFFF_yyyy ...... Malloc area
  255. * 0xFFFF_zzzz ...... Global Data
  256. * 0xFFFF_FF00 ...... End of SRAM
  257. */
  258. #define CONFIG_SPL_FRAMEWORK
  259. #define CONFIG_SPL_RAM_DEVICE
  260. #define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
  261. #define CONFIG_SPL_MAX_SIZE (64 * 1024)
  262. #ifdef CONFIG_SPL_BUILD
  263. #define CONFIG_SYS_MALLOC_SIMPLE
  264. #endif
  265. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  266. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  267. #define CONFIG_SPL_WATCHDOG_SUPPORT
  268. #define CONFIG_SPL_SERIAL_SUPPORT
  269. #define CONFIG_SPL_MMC_SUPPORT
  270. #define CONFIG_SPL_SPI_SUPPORT
  271. /* SPL SDMMC boot support */
  272. #ifdef CONFIG_SPL_MMC_SUPPORT
  273. #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
  274. #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
  275. #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
  276. #define CONFIG_SPL_LIBDISK_SUPPORT
  277. #else
  278. #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
  279. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
  280. #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
  281. #endif
  282. #endif
  283. /* SPL QSPI boot support */
  284. #ifdef CONFIG_SPL_SPI_SUPPORT
  285. #define CONFIG_DM_SEQ_ALIAS 1
  286. #define CONFIG_SPL_SPI_FLASH_SUPPORT
  287. #define CONFIG_SPL_SPI_LOAD
  288. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
  289. #endif
  290. /*
  291. * Stack setup
  292. */
  293. #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
  294. #endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */