xilinx_phy.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx PCS/PMA Core phy driver
  4. *
  5. * Copyright (C) 2015 - 2016 Xilinx, Inc.
  6. */
  7. #include <config.h>
  8. #include <common.h>
  9. #include <phy.h>
  10. #include <dm.h>
  11. #define MII_PHY_STATUS_SPD_MASK 0x0C00
  12. #define MII_PHY_STATUS_FULLDUPLEX 0x1000
  13. #define MII_PHY_STATUS_1000 0x0800
  14. #define MII_PHY_STATUS_100 0x0400
  15. #define XPCSPMA_PHY_CTRL_ISOLATE_DISABLE 0xFBFF
  16. /* Mask used for ID comparisons */
  17. #define XILINX_PHY_ID_MASK 0xfffffff0
  18. /* Known PHY IDs */
  19. #define XILINX_PHY_ID 0x01740c00
  20. /* struct phy_device dev_flags definitions */
  21. #define XAE_PHY_TYPE_MII 0
  22. #define XAE_PHY_TYPE_GMII 1
  23. #define XAE_PHY_TYPE_RGMII_1_3 2
  24. #define XAE_PHY_TYPE_RGMII_2_0 3
  25. #define XAE_PHY_TYPE_SGMII 4
  26. #define XAE_PHY_TYPE_1000BASE_X 5
  27. static int xilinxphy_startup(struct phy_device *phydev)
  28. {
  29. int err;
  30. int status = 0;
  31. debug("%s\n", __func__);
  32. /* Update the link, but return if there
  33. * was an error
  34. */
  35. err = genphy_update_link(phydev);
  36. if (err)
  37. return err;
  38. if (AUTONEG_ENABLE == phydev->autoneg) {
  39. status = phy_read(phydev, MDIO_DEVAD_NONE, MII_LPA);
  40. status = status & MII_PHY_STATUS_SPD_MASK;
  41. if (status & MII_PHY_STATUS_FULLDUPLEX)
  42. phydev->duplex = DUPLEX_FULL;
  43. else
  44. phydev->duplex = DUPLEX_HALF;
  45. switch (status) {
  46. case MII_PHY_STATUS_1000:
  47. phydev->speed = SPEED_1000;
  48. break;
  49. case MII_PHY_STATUS_100:
  50. phydev->speed = SPEED_100;
  51. break;
  52. default:
  53. phydev->speed = SPEED_10;
  54. break;
  55. }
  56. } else {
  57. int bmcr = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  58. if (bmcr < 0)
  59. return bmcr;
  60. if (bmcr & BMCR_FULLDPLX)
  61. phydev->duplex = DUPLEX_FULL;
  62. else
  63. phydev->duplex = DUPLEX_HALF;
  64. if (bmcr & BMCR_SPEED1000)
  65. phydev->speed = SPEED_1000;
  66. else if (bmcr & BMCR_SPEED100)
  67. phydev->speed = SPEED_100;
  68. else
  69. phydev->speed = SPEED_10;
  70. }
  71. /*
  72. * For 1000BASE-X Phy Mode the speed/duplex will always be
  73. * 1000Mbps/fullduplex
  74. */
  75. if (phydev->flags == XAE_PHY_TYPE_1000BASE_X) {
  76. phydev->duplex = DUPLEX_FULL;
  77. phydev->speed = SPEED_1000;
  78. }
  79. return 0;
  80. }
  81. static int xilinxphy_of_init(struct phy_device *phydev)
  82. {
  83. u32 phytype;
  84. ofnode node;
  85. debug("%s\n", __func__);
  86. node = phy_get_ofnode(phydev);
  87. if (!ofnode_valid(node))
  88. return -EINVAL;
  89. phytype = ofnode_read_u32_default(node, "xlnx,phy-type", -1);
  90. if (phytype == XAE_PHY_TYPE_1000BASE_X)
  91. phydev->flags |= XAE_PHY_TYPE_1000BASE_X;
  92. return 0;
  93. }
  94. static int xilinxphy_config(struct phy_device *phydev)
  95. {
  96. int temp;
  97. debug("%s\n", __func__);
  98. xilinxphy_of_init(phydev);
  99. temp = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  100. temp &= XPCSPMA_PHY_CTRL_ISOLATE_DISABLE;
  101. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, temp);
  102. return 0;
  103. }
  104. static struct phy_driver xilinxphy_driver = {
  105. .uid = XILINX_PHY_ID,
  106. .mask = XILINX_PHY_ID_MASK,
  107. .name = "Xilinx PCS/PMA PHY",
  108. .features = PHY_GBIT_FEATURES,
  109. .config = &xilinxphy_config,
  110. .startup = &xilinxphy_startup,
  111. .shutdown = &genphy_shutdown,
  112. };
  113. int phy_xilinx_init(void)
  114. {
  115. debug("%s\n", __func__);
  116. phy_register(&xilinxphy_driver);
  117. return 0;
  118. }