broadcom.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Broadcom PHY drivers
  4. *
  5. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  6. * author Andy Fleming
  7. */
  8. #include <common.h>
  9. #include <phy.h>
  10. /* Broadcom BCM54xx -- taken from linux sungem_phy */
  11. #define MIIM_BCM54xx_AUXCNTL 0x18
  12. #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7))
  13. #define MIIM_BCM54xx_AUXSTATUS 0x19
  14. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
  15. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
  16. #define MIIM_BCM54XX_SHD 0x1c
  17. #define MIIM_BCM54XX_SHD_WRITE 0x8000
  18. #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  19. #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  20. #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \
  21. (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \
  22. MIIM_BCM54XX_SHD_DATA(data))
  23. #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  24. #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  25. #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  26. #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  27. #define MIIM_BCM_AUXCNTL_SHDWSEL_MISC 0x0007
  28. #define MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN 0x0800
  29. #define MIIM_BCM_CHANNEL_WIDTH 0x2000
  30. static void bcm_phy_write_misc(struct phy_device *phydev,
  31. u16 reg, u16 chl, u16 value)
  32. {
  33. int reg_val;
  34. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
  35. MIIM_BCM_AUXCNTL_SHDWSEL_MISC);
  36. reg_val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL);
  37. reg_val |= MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN;
  38. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg_val);
  39. reg_val = (chl * MIIM_BCM_CHANNEL_WIDTH) | reg;
  40. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, reg_val);
  41. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, value);
  42. }
  43. /* Broadcom BCM5461S */
  44. static int bcm5461_config(struct phy_device *phydev)
  45. {
  46. genphy_config_aneg(phydev);
  47. phy_reset(phydev);
  48. return 0;
  49. }
  50. static int bcm54xx_parse_status(struct phy_device *phydev)
  51. {
  52. unsigned int mii_reg;
  53. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS);
  54. switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
  55. MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
  56. case 1:
  57. phydev->duplex = DUPLEX_HALF;
  58. phydev->speed = SPEED_10;
  59. break;
  60. case 2:
  61. phydev->duplex = DUPLEX_FULL;
  62. phydev->speed = SPEED_10;
  63. break;
  64. case 3:
  65. phydev->duplex = DUPLEX_HALF;
  66. phydev->speed = SPEED_100;
  67. break;
  68. case 5:
  69. phydev->duplex = DUPLEX_FULL;
  70. phydev->speed = SPEED_100;
  71. break;
  72. case 6:
  73. phydev->duplex = DUPLEX_HALF;
  74. phydev->speed = SPEED_1000;
  75. break;
  76. case 7:
  77. phydev->duplex = DUPLEX_FULL;
  78. phydev->speed = SPEED_1000;
  79. break;
  80. default:
  81. printf("Auto-neg error, defaulting to 10BT/HD\n");
  82. phydev->duplex = DUPLEX_HALF;
  83. phydev->speed = SPEED_10;
  84. break;
  85. }
  86. return 0;
  87. }
  88. static int bcm54xx_startup(struct phy_device *phydev)
  89. {
  90. int ret;
  91. /* Read the Status (2x to make sure link is right) */
  92. ret = genphy_update_link(phydev);
  93. if (ret)
  94. return ret;
  95. return bcm54xx_parse_status(phydev);
  96. }
  97. /* Broadcom BCM5482S */
  98. /*
  99. * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
  100. * circumstances. eg a gigabit TSEC connected to a gigabit switch with
  101. * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
  102. * link. "Ethernet@Wirespeed" reduces advertised speed until link
  103. * can be achieved.
  104. */
  105. static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg)
  106. {
  107. return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010;
  108. }
  109. static int bcm5482_config(struct phy_device *phydev)
  110. {
  111. unsigned int reg;
  112. /* reset the PHY */
  113. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  114. reg |= BMCR_RESET;
  115. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
  116. /* Setup read from auxilary control shadow register 7 */
  117. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
  118. MIIM_BCM54xx_AUXCNTL_ENCODE(7));
  119. /* Read Misc Control register and or in Ethernet@Wirespeed */
  120. reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL);
  121. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg);
  122. /* Initial config/enable of secondary SerDes interface */
  123. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  124. MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf));
  125. /* Write intial value to secondary SerDes Contol */
  126. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  127. MIIM_BCM54XX_EXP_SEL_SSD | 0);
  128. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA,
  129. BMCR_ANRESTART);
  130. /* Enable copper/fiber auto-detect */
  131. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  132. MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201));
  133. genphy_config_aneg(phydev);
  134. return 0;
  135. }
  136. static int bcm_cygnus_startup(struct phy_device *phydev)
  137. {
  138. int ret;
  139. /* Read the Status (2x to make sure link is right) */
  140. ret = genphy_update_link(phydev);
  141. if (ret)
  142. return ret;
  143. return genphy_parse_link(phydev);
  144. }
  145. static void bcm_cygnus_afe(struct phy_device *phydev)
  146. {
  147. /* ensures smdspclk is enabled */
  148. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 0x0c30);
  149. /* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */
  150. bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8);
  151. /* AFE_HPF_TRIM_OTHERS bit11=1, short cascode for all modes*/
  152. bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803);
  153. /* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */
  154. bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740);
  155. /* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */
  156. bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400);
  157. /* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */
  158. bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004);
  159. /* Adjust bias current trim to overcome digital offSet */
  160. phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x02);
  161. /* make rcal=100, since rdb default is 000 */
  162. phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B1);
  163. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010);
  164. /* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */
  165. phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0);
  166. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010);
  167. /* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */
  168. phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0);
  169. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0000);
  170. }
  171. static int bcm_cygnus_config(struct phy_device *phydev)
  172. {
  173. genphy_config_aneg(phydev);
  174. phy_reset(phydev);
  175. /* AFE settings for PHY stability */
  176. bcm_cygnus_afe(phydev);
  177. /* Forcing aneg after applying the AFE settings */
  178. genphy_restart_aneg(phydev);
  179. return 0;
  180. }
  181. /*
  182. * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
  183. * 0x42 - "Operating Mode Status Register"
  184. */
  185. static int bcm5482_is_serdes(struct phy_device *phydev)
  186. {
  187. u16 val;
  188. int serdes = 0;
  189. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  190. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  191. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  192. switch (val & 0x1f) {
  193. case 0x0d: /* RGMII-to-100Base-FX */
  194. case 0x0e: /* RGMII-to-SGMII */
  195. case 0x0f: /* RGMII-to-SerDes */
  196. case 0x12: /* SGMII-to-SerDes */
  197. case 0x13: /* SGMII-to-100Base-FX */
  198. case 0x16: /* SerDes-to-Serdes */
  199. serdes = 1;
  200. break;
  201. case 0x6: /* RGMII-to-Copper */
  202. case 0x14: /* SGMII-to-Copper */
  203. case 0x17: /* SerDes-to-Copper */
  204. break;
  205. default:
  206. printf("ERROR, invalid PHY mode (0x%x\n)", val);
  207. break;
  208. }
  209. return serdes;
  210. }
  211. /*
  212. * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
  213. * Mode Status Register"
  214. */
  215. static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev)
  216. {
  217. u16 val;
  218. int i = 0;
  219. /* Wait 1s for link - Clause 37 autonegotiation happens very fast */
  220. while (1) {
  221. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  222. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  223. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  224. if (val & 0x8000)
  225. break;
  226. if (i++ > 1000) {
  227. phydev->link = 0;
  228. return 1;
  229. }
  230. udelay(1000); /* 1 ms */
  231. }
  232. phydev->link = 1;
  233. switch ((val >> 13) & 0x3) {
  234. case (0x00):
  235. phydev->speed = 10;
  236. break;
  237. case (0x01):
  238. phydev->speed = 100;
  239. break;
  240. case (0x02):
  241. phydev->speed = 1000;
  242. break;
  243. }
  244. phydev->duplex = (val & 0x1000) == 0x1000;
  245. return 0;
  246. }
  247. /*
  248. * Figure out if BCM5482 is in serdes or copper mode and determine link
  249. * configuration accordingly
  250. */
  251. static int bcm5482_startup(struct phy_device *phydev)
  252. {
  253. int ret;
  254. if (bcm5482_is_serdes(phydev)) {
  255. bcm5482_parse_serdes_sr(phydev);
  256. phydev->port = PORT_FIBRE;
  257. return 0;
  258. }
  259. /* Wait for auto-negotiation to complete or fail */
  260. ret = genphy_update_link(phydev);
  261. if (ret)
  262. return ret;
  263. /* Parse BCM54xx copper aux status register */
  264. return bcm54xx_parse_status(phydev);
  265. }
  266. static struct phy_driver BCM5461S_driver = {
  267. .name = "Broadcom BCM5461S",
  268. .uid = 0x2060c0,
  269. .mask = 0xfffff0,
  270. .features = PHY_GBIT_FEATURES,
  271. .config = &bcm5461_config,
  272. .startup = &bcm54xx_startup,
  273. .shutdown = &genphy_shutdown,
  274. };
  275. static struct phy_driver BCM5464S_driver = {
  276. .name = "Broadcom BCM5464S",
  277. .uid = 0x2060b0,
  278. .mask = 0xfffff0,
  279. .features = PHY_GBIT_FEATURES,
  280. .config = &bcm5461_config,
  281. .startup = &bcm54xx_startup,
  282. .shutdown = &genphy_shutdown,
  283. };
  284. static struct phy_driver BCM5482S_driver = {
  285. .name = "Broadcom BCM5482S",
  286. .uid = 0x143bcb0,
  287. .mask = 0xffffff0,
  288. .features = PHY_GBIT_FEATURES,
  289. .config = &bcm5482_config,
  290. .startup = &bcm5482_startup,
  291. .shutdown = &genphy_shutdown,
  292. };
  293. static struct phy_driver BCM_CYGNUS_driver = {
  294. .name = "Broadcom CYGNUS GPHY",
  295. .uid = 0xae025200,
  296. .mask = 0xfffff0,
  297. .features = PHY_GBIT_FEATURES,
  298. .config = &bcm_cygnus_config,
  299. .startup = &bcm_cygnus_startup,
  300. .shutdown = &genphy_shutdown,
  301. };
  302. int phy_broadcom_init(void)
  303. {
  304. phy_register(&BCM5482S_driver);
  305. phy_register(&BCM5464S_driver);
  306. phy_register(&BCM5461S_driver);
  307. phy_register(&BCM_CYGNUS_driver);
  308. return 0;
  309. }