ks8851_mll.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Micrel KS8851_MLL 16bit Network driver
  4. * Copyright (c) 2011 Roberto Cerati <roberto.cerati@bticino.it>
  5. */
  6. #include <asm/io.h>
  7. #include <common.h>
  8. #include <command.h>
  9. #include <malloc.h>
  10. #include <net.h>
  11. #include <miiphy.h>
  12. #include "ks8851_mll.h"
  13. #define DRIVERNAME "ks8851_mll"
  14. #define MAX_RECV_FRAMES 32
  15. #define MAX_BUF_SIZE 2048
  16. #define TX_BUF_SIZE 2000
  17. #define RX_BUF_SIZE 2000
  18. static const struct chip_id chip_ids[] = {
  19. {CIDER_ID, "KSZ8851"},
  20. {0, NULL},
  21. };
  22. /*
  23. * union ks_tx_hdr - tx header data
  24. * @txb: The header as bytes
  25. * @txw: The header as 16bit, little-endian words
  26. *
  27. * A dual representation of the tx header data to allow
  28. * access to individual bytes, and to allow 16bit accesses
  29. * with 16bit alignment.
  30. */
  31. union ks_tx_hdr {
  32. u8 txb[4];
  33. __le16 txw[2];
  34. };
  35. /*
  36. * struct ks_net - KS8851 driver private data
  37. * @net_device : The network device we're bound to
  38. * @txh : temporaly buffer to save status/length.
  39. * @frame_head_info : frame header information for multi-pkt rx.
  40. * @statelock : Lock on this structure for tx list.
  41. * @msg_enable : The message flags controlling driver output (see ethtool).
  42. * @frame_cnt : number of frames received.
  43. * @bus_width : i/o bus width.
  44. * @irq : irq number assigned to this device.
  45. * @rc_rxqcr : Cached copy of KS_RXQCR.
  46. * @rc_txcr : Cached copy of KS_TXCR.
  47. * @rc_ier : Cached copy of KS_IER.
  48. * @sharedbus : Multipex(addr and data bus) mode indicator.
  49. * @cmd_reg_cache : command register cached.
  50. * @cmd_reg_cache_int : command register cached. Used in the irq handler.
  51. * @promiscuous : promiscuous mode indicator.
  52. * @all_mcast : mutlicast indicator.
  53. * @mcast_lst_size : size of multicast list.
  54. * @mcast_lst : multicast list.
  55. * @mcast_bits : multicast enabed.
  56. * @mac_addr : MAC address assigned to this device.
  57. * @fid : frame id.
  58. * @extra_byte : number of extra byte prepended rx pkt.
  59. * @enabled : indicator this device works.
  60. */
  61. /* Receive multiplex framer header info */
  62. struct type_frame_head {
  63. u16 sts; /* Frame status */
  64. u16 len; /* Byte count */
  65. } fr_h_i[MAX_RECV_FRAMES];
  66. struct ks_net {
  67. struct net_device *netdev;
  68. union ks_tx_hdr txh;
  69. struct type_frame_head *frame_head_info;
  70. u32 msg_enable;
  71. u32 frame_cnt;
  72. int bus_width;
  73. int irq;
  74. u16 rc_rxqcr;
  75. u16 rc_txcr;
  76. u16 rc_ier;
  77. u16 sharedbus;
  78. u16 cmd_reg_cache;
  79. u16 cmd_reg_cache_int;
  80. u16 promiscuous;
  81. u16 all_mcast;
  82. u16 mcast_lst_size;
  83. u8 mcast_lst[MAX_MCAST_LST][MAC_ADDR_LEN];
  84. u8 mcast_bits[HW_MCAST_SIZE];
  85. u8 mac_addr[6];
  86. u8 fid;
  87. u8 extra_byte;
  88. u8 enabled;
  89. } ks_str, *ks;
  90. #define BE3 0x8000 /* Byte Enable 3 */
  91. #define BE2 0x4000 /* Byte Enable 2 */
  92. #define BE1 0x2000 /* Byte Enable 1 */
  93. #define BE0 0x1000 /* Byte Enable 0 */
  94. static u8 ks_rdreg8(struct eth_device *dev, u16 offset)
  95. {
  96. u8 shift_bit = offset & 0x03;
  97. u8 shift_data = (offset & 1) << 3;
  98. writew(offset | (BE0 << shift_bit), dev->iobase + 2);
  99. return (u8)(readw(dev->iobase) >> shift_data);
  100. }
  101. static u16 ks_rdreg16(struct eth_device *dev, u16 offset)
  102. {
  103. writew(offset | ((BE1 | BE0) << (offset & 0x02)), dev->iobase + 2);
  104. return readw(dev->iobase);
  105. }
  106. static void ks_wrreg8(struct eth_device *dev, u16 offset, u8 val)
  107. {
  108. u8 shift_bit = (offset & 0x03);
  109. u16 value_write = (u16)(val << ((offset & 1) << 3));
  110. writew(offset | (BE0 << shift_bit), dev->iobase + 2);
  111. writew(value_write, dev->iobase);
  112. }
  113. static void ks_wrreg16(struct eth_device *dev, u16 offset, u16 val)
  114. {
  115. writew(offset | ((BE1 | BE0) << (offset & 0x02)), dev->iobase + 2);
  116. writew(val, dev->iobase);
  117. }
  118. /*
  119. * ks_inblk - read a block of data from QMU. This is called after sudo DMA mode
  120. * enabled.
  121. * @ks: The chip state
  122. * @wptr: buffer address to save data
  123. * @len: length in byte to read
  124. */
  125. static inline void ks_inblk(struct eth_device *dev, u16 *wptr, u32 len)
  126. {
  127. len >>= 1;
  128. while (len--)
  129. *wptr++ = readw(dev->iobase);
  130. }
  131. /*
  132. * ks_outblk - write data to QMU. This is called after sudo DMA mode enabled.
  133. * @ks: The chip information
  134. * @wptr: buffer address
  135. * @len: length in byte to write
  136. */
  137. static inline void ks_outblk(struct eth_device *dev, u16 *wptr, u32 len)
  138. {
  139. len >>= 1;
  140. while (len--)
  141. writew(*wptr++, dev->iobase);
  142. }
  143. static void ks_enable_int(struct eth_device *dev)
  144. {
  145. ks_wrreg16(dev, KS_IER, ks->rc_ier);
  146. }
  147. static void ks_set_powermode(struct eth_device *dev, unsigned pwrmode)
  148. {
  149. unsigned pmecr;
  150. ks_rdreg16(dev, KS_GRR);
  151. pmecr = ks_rdreg16(dev, KS_PMECR);
  152. pmecr &= ~PMECR_PM_MASK;
  153. pmecr |= pwrmode;
  154. ks_wrreg16(dev, KS_PMECR, pmecr);
  155. }
  156. /*
  157. * ks_read_config - read chip configuration of bus width.
  158. * @ks: The chip information
  159. */
  160. static void ks_read_config(struct eth_device *dev)
  161. {
  162. u16 reg_data = 0;
  163. /* Regardless of bus width, 8 bit read should always work. */
  164. reg_data = ks_rdreg8(dev, KS_CCR) & 0x00FF;
  165. reg_data |= ks_rdreg8(dev, KS_CCR + 1) << 8;
  166. /* addr/data bus are multiplexed */
  167. ks->sharedbus = (reg_data & CCR_SHARED) == CCR_SHARED;
  168. /*
  169. * There are garbage data when reading data from QMU,
  170. * depending on bus-width.
  171. */
  172. if (reg_data & CCR_8BIT) {
  173. ks->bus_width = ENUM_BUS_8BIT;
  174. ks->extra_byte = 1;
  175. } else if (reg_data & CCR_16BIT) {
  176. ks->bus_width = ENUM_BUS_16BIT;
  177. ks->extra_byte = 2;
  178. } else {
  179. ks->bus_width = ENUM_BUS_32BIT;
  180. ks->extra_byte = 4;
  181. }
  182. }
  183. /*
  184. * ks_soft_reset - issue one of the soft reset to the device
  185. * @ks: The device state.
  186. * @op: The bit(s) to set in the GRR
  187. *
  188. * Issue the relevant soft-reset command to the device's GRR register
  189. * specified by @op.
  190. *
  191. * Note, the delays are in there as a caution to ensure that the reset
  192. * has time to take effect and then complete. Since the datasheet does
  193. * not currently specify the exact sequence, we have chosen something
  194. * that seems to work with our device.
  195. */
  196. static void ks_soft_reset(struct eth_device *dev, unsigned op)
  197. {
  198. /* Disable interrupt first */
  199. ks_wrreg16(dev, KS_IER, 0x0000);
  200. ks_wrreg16(dev, KS_GRR, op);
  201. mdelay(10); /* wait a short time to effect reset */
  202. ks_wrreg16(dev, KS_GRR, 0);
  203. mdelay(1); /* wait for condition to clear */
  204. }
  205. void ks_enable_qmu(struct eth_device *dev)
  206. {
  207. u16 w;
  208. w = ks_rdreg16(dev, KS_TXCR);
  209. /* Enables QMU Transmit (TXCR). */
  210. ks_wrreg16(dev, KS_TXCR, w | TXCR_TXE);
  211. /* Enable RX Frame Count Threshold and Auto-Dequeue RXQ Frame */
  212. w = ks_rdreg16(dev, KS_RXQCR);
  213. ks_wrreg16(dev, KS_RXQCR, w | RXQCR_RXFCTE);
  214. /* Enables QMU Receive (RXCR1). */
  215. w = ks_rdreg16(dev, KS_RXCR1);
  216. ks_wrreg16(dev, KS_RXCR1, w | RXCR1_RXE);
  217. }
  218. static void ks_disable_qmu(struct eth_device *dev)
  219. {
  220. u16 w;
  221. w = ks_rdreg16(dev, KS_TXCR);
  222. /* Disables QMU Transmit (TXCR). */
  223. w &= ~TXCR_TXE;
  224. ks_wrreg16(dev, KS_TXCR, w);
  225. /* Disables QMU Receive (RXCR1). */
  226. w = ks_rdreg16(dev, KS_RXCR1);
  227. w &= ~RXCR1_RXE;
  228. ks_wrreg16(dev, KS_RXCR1, w);
  229. }
  230. static inline void ks_read_qmu(struct eth_device *dev, u16 *buf, u32 len)
  231. {
  232. u32 r = ks->extra_byte & 0x1;
  233. u32 w = ks->extra_byte - r;
  234. /* 1. set sudo DMA mode */
  235. ks_wrreg16(dev, KS_RXFDPR, RXFDPR_RXFPAI);
  236. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  237. /*
  238. * 2. read prepend data
  239. *
  240. * read 4 + extra bytes and discard them.
  241. * extra bytes for dummy, 2 for status, 2 for len
  242. */
  243. if (r)
  244. ks_rdreg8(dev, 0);
  245. ks_inblk(dev, buf, w + 2 + 2);
  246. /* 3. read pkt data */
  247. ks_inblk(dev, buf, ALIGN(len, 4));
  248. /* 4. reset sudo DMA Mode */
  249. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr & ~RXQCR_SDA) & 0xff);
  250. }
  251. static void ks_rcv(struct eth_device *dev, uchar **pv_data)
  252. {
  253. struct type_frame_head *frame_hdr = ks->frame_head_info;
  254. int i;
  255. ks->frame_cnt = ks_rdreg16(dev, KS_RXFCTR) >> 8;
  256. /* read all header information */
  257. for (i = 0; i < ks->frame_cnt; i++) {
  258. /* Checking Received packet status */
  259. frame_hdr->sts = ks_rdreg16(dev, KS_RXFHSR);
  260. /* Get packet len from hardware */
  261. frame_hdr->len = ks_rdreg16(dev, KS_RXFHBCR);
  262. frame_hdr++;
  263. }
  264. frame_hdr = ks->frame_head_info;
  265. while (ks->frame_cnt--) {
  266. if ((frame_hdr->sts & RXFSHR_RXFV) &&
  267. (frame_hdr->len < RX_BUF_SIZE) &&
  268. frame_hdr->len) {
  269. /* read data block including CRC 4 bytes */
  270. ks_read_qmu(dev, (u16 *)(*pv_data), frame_hdr->len);
  271. /* net_rx_packets buffer size is ok (*pv_data) */
  272. net_process_received_packet(*pv_data, frame_hdr->len);
  273. pv_data++;
  274. } else {
  275. ks_wrreg16(dev, KS_RXQCR, (ks->rc_rxqcr | RXQCR_RRXEF));
  276. printf(DRIVERNAME ": bad packet\n");
  277. }
  278. frame_hdr++;
  279. }
  280. }
  281. /*
  282. * ks_read_selftest - read the selftest memory info.
  283. * @ks: The device state
  284. *
  285. * Read and check the TX/RX memory selftest information.
  286. */
  287. static int ks_read_selftest(struct eth_device *dev)
  288. {
  289. u16 both_done = MBIR_TXMBF | MBIR_RXMBF;
  290. u16 mbir;
  291. int ret = 0;
  292. mbir = ks_rdreg16(dev, KS_MBIR);
  293. if ((mbir & both_done) != both_done) {
  294. printf(DRIVERNAME ": Memory selftest not finished\n");
  295. return 0;
  296. }
  297. if (mbir & MBIR_TXMBFA) {
  298. printf(DRIVERNAME ": TX memory selftest fails\n");
  299. ret |= 1;
  300. }
  301. if (mbir & MBIR_RXMBFA) {
  302. printf(DRIVERNAME ": RX memory selftest fails\n");
  303. ret |= 2;
  304. }
  305. debug(DRIVERNAME ": the selftest passes\n");
  306. return ret;
  307. }
  308. static void ks_setup(struct eth_device *dev)
  309. {
  310. u16 w;
  311. /* Setup Transmit Frame Data Pointer Auto-Increment (TXFDPR) */
  312. ks_wrreg16(dev, KS_TXFDPR, TXFDPR_TXFPAI);
  313. /* Setup Receive Frame Data Pointer Auto-Increment */
  314. ks_wrreg16(dev, KS_RXFDPR, RXFDPR_RXFPAI);
  315. /* Setup Receive Frame Threshold - 1 frame (RXFCTFC) */
  316. ks_wrreg16(dev, KS_RXFCTR, 1 & RXFCTR_THRESHOLD_MASK);
  317. /* Setup RxQ Command Control (RXQCR) */
  318. ks->rc_rxqcr = RXQCR_CMD_CNTL;
  319. ks_wrreg16(dev, KS_RXQCR, ks->rc_rxqcr);
  320. /*
  321. * set the force mode to half duplex, default is full duplex
  322. * because if the auto-negotiation fails, most switch uses
  323. * half-duplex.
  324. */
  325. w = ks_rdreg16(dev, KS_P1MBCR);
  326. w &= ~P1MBCR_FORCE_FDX;
  327. ks_wrreg16(dev, KS_P1MBCR, w);
  328. w = TXCR_TXFCE | TXCR_TXPE | TXCR_TXCRC | TXCR_TCGIP;
  329. ks_wrreg16(dev, KS_TXCR, w);
  330. w = RXCR1_RXFCE | RXCR1_RXBE | RXCR1_RXUE | RXCR1_RXME | RXCR1_RXIPFCC;
  331. /* Normal mode */
  332. w |= RXCR1_RXPAFMA;
  333. ks_wrreg16(dev, KS_RXCR1, w);
  334. }
  335. static void ks_setup_int(struct eth_device *dev)
  336. {
  337. ks->rc_ier = 0x00;
  338. /* Clear the interrupts status of the hardware. */
  339. ks_wrreg16(dev, KS_ISR, 0xffff);
  340. /* Enables the interrupts of the hardware. */
  341. ks->rc_ier = (IRQ_LCI | IRQ_TXI | IRQ_RXI);
  342. }
  343. static int ks8851_mll_detect_chip(struct eth_device *dev)
  344. {
  345. unsigned short val, i;
  346. ks_read_config(dev);
  347. val = ks_rdreg16(dev, KS_CIDER);
  348. if (val == 0xffff) {
  349. /* Special case -- no chip present */
  350. printf(DRIVERNAME ": is chip mounted ?\n");
  351. return -1;
  352. } else if ((val & 0xfff0) != CIDER_ID) {
  353. printf(DRIVERNAME ": Invalid chip id 0x%04x\n", val);
  354. return -1;
  355. }
  356. debug("Read back KS8851 id 0x%x\n", val);
  357. /* only one entry in the table */
  358. val &= 0xfff0;
  359. for (i = 0; chip_ids[i].id != 0; i++) {
  360. if (chip_ids[i].id == val)
  361. break;
  362. }
  363. if (!chip_ids[i].id) {
  364. printf(DRIVERNAME ": Unknown chip ID %04x\n", val);
  365. return -1;
  366. }
  367. dev->priv = (void *)&chip_ids[i];
  368. return 0;
  369. }
  370. static void ks8851_mll_reset(struct eth_device *dev)
  371. {
  372. /* wake up powermode to normal mode */
  373. ks_set_powermode(dev, PMECR_PM_NORMAL);
  374. mdelay(1); /* wait for normal mode to take effect */
  375. /* Disable interrupt and reset */
  376. ks_soft_reset(dev, GRR_GSR);
  377. /* turn off the IRQs and ack any outstanding */
  378. ks_wrreg16(dev, KS_IER, 0x0000);
  379. ks_wrreg16(dev, KS_ISR, 0xffff);
  380. /* shutdown RX/TX QMU */
  381. ks_disable_qmu(dev);
  382. }
  383. static void ks8851_mll_phy_configure(struct eth_device *dev)
  384. {
  385. u16 data;
  386. ks_setup(dev);
  387. ks_setup_int(dev);
  388. /* Probing the phy */
  389. data = ks_rdreg16(dev, KS_OBCR);
  390. ks_wrreg16(dev, KS_OBCR, data | OBCR_ODS_16MA);
  391. debug(DRIVERNAME ": phy initialized\n");
  392. }
  393. static void ks8851_mll_enable(struct eth_device *dev)
  394. {
  395. ks_wrreg16(dev, KS_ISR, 0xffff);
  396. ks_enable_int(dev);
  397. ks_enable_qmu(dev);
  398. }
  399. static int ks8851_mll_init(struct eth_device *dev, bd_t *bd)
  400. {
  401. struct chip_id *id = dev->priv;
  402. debug(DRIVERNAME ": detected %s controller\n", id->name);
  403. if (ks_read_selftest(dev)) {
  404. printf(DRIVERNAME ": Selftest failed\n");
  405. return -1;
  406. }
  407. ks8851_mll_reset(dev);
  408. /* Configure the PHY, initialize the link state */
  409. ks8851_mll_phy_configure(dev);
  410. /* static allocation of private informations */
  411. ks->frame_head_info = fr_h_i;
  412. /* Turn on Tx + Rx */
  413. ks8851_mll_enable(dev);
  414. return 0;
  415. }
  416. static void ks_write_qmu(struct eth_device *dev, u8 *pdata, u16 len)
  417. {
  418. /* start header at txb[0] to align txw entries */
  419. ks->txh.txw[0] = 0;
  420. ks->txh.txw[1] = cpu_to_le16(len);
  421. /* 1. set sudo-DMA mode */
  422. ks_wrreg16(dev, KS_TXFDPR, TXFDPR_TXFPAI);
  423. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  424. /* 2. write status/lenth info */
  425. ks_outblk(dev, ks->txh.txw, 4);
  426. /* 3. write pkt data */
  427. ks_outblk(dev, (u16 *)pdata, ALIGN(len, 4));
  428. /* 4. reset sudo-DMA mode */
  429. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr & ~RXQCR_SDA) & 0xff);
  430. /* 5. Enqueue Tx(move the pkt from TX buffer into TXQ) */
  431. ks_wrreg16(dev, KS_TXQCR, TXQCR_METFE);
  432. /* 6. wait until TXQCR_METFE is auto-cleared */
  433. do { } while (ks_rdreg16(dev, KS_TXQCR) & TXQCR_METFE);
  434. }
  435. static int ks8851_mll_send(struct eth_device *dev, void *packet, int length)
  436. {
  437. u8 *data = (u8 *)packet;
  438. u16 tmplen = (u16)length;
  439. u16 retv;
  440. /*
  441. * Extra space are required:
  442. * 4 byte for alignment, 4 for status/length, 4 for CRC
  443. */
  444. retv = ks_rdreg16(dev, KS_TXMIR) & 0x1fff;
  445. if (retv >= tmplen + 12) {
  446. ks_write_qmu(dev, data, tmplen);
  447. return 0;
  448. } else {
  449. printf(DRIVERNAME ": failed to send packet: No buffer\n");
  450. return -1;
  451. }
  452. }
  453. static void ks8851_mll_halt(struct eth_device *dev)
  454. {
  455. ks8851_mll_reset(dev);
  456. }
  457. /*
  458. * Maximum receive ring size; that is, the number of packets
  459. * we can buffer before overflow happens. Basically, this just
  460. * needs to be enough to prevent a packet being discarded while
  461. * we are processing the previous one.
  462. */
  463. static int ks8851_mll_recv(struct eth_device *dev)
  464. {
  465. u16 status;
  466. status = ks_rdreg16(dev, KS_ISR);
  467. ks_wrreg16(dev, KS_ISR, status);
  468. if ((status & IRQ_RXI))
  469. ks_rcv(dev, (uchar **)net_rx_packets);
  470. if ((status & IRQ_LDI)) {
  471. u16 pmecr = ks_rdreg16(dev, KS_PMECR);
  472. pmecr &= ~PMECR_WKEVT_MASK;
  473. ks_wrreg16(dev, KS_PMECR, pmecr | PMECR_WKEVT_LINK);
  474. }
  475. return 0;
  476. }
  477. static int ks8851_mll_write_hwaddr(struct eth_device *dev)
  478. {
  479. u16 addrl, addrm, addrh;
  480. addrh = (dev->enetaddr[0] << 8) | dev->enetaddr[1];
  481. addrm = (dev->enetaddr[2] << 8) | dev->enetaddr[3];
  482. addrl = (dev->enetaddr[4] << 8) | dev->enetaddr[5];
  483. ks_wrreg16(dev, KS_MARH, addrh);
  484. ks_wrreg16(dev, KS_MARM, addrm);
  485. ks_wrreg16(dev, KS_MARL, addrl);
  486. return 0;
  487. }
  488. int ks8851_mll_initialize(u8 dev_num, int base_addr)
  489. {
  490. struct eth_device *dev;
  491. dev = malloc(sizeof(*dev));
  492. if (!dev) {
  493. printf("Error: Failed to allocate memory\n");
  494. return -1;
  495. }
  496. memset(dev, 0, sizeof(*dev));
  497. dev->iobase = base_addr;
  498. ks = &ks_str;
  499. /* Try to detect chip. Will fail if not present. */
  500. if (ks8851_mll_detect_chip(dev)) {
  501. free(dev);
  502. return -1;
  503. }
  504. dev->init = ks8851_mll_init;
  505. dev->halt = ks8851_mll_halt;
  506. dev->send = ks8851_mll_send;
  507. dev->recv = ks8851_mll_recv;
  508. dev->write_hwaddr = ks8851_mll_write_hwaddr;
  509. sprintf(dev->name, "%s-%hu", DRIVERNAME, dev_num);
  510. eth_register(dev);
  511. return 0;
  512. }