mpc86xx_ddr.c 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2008 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <fsl_ddr_sdram.h>
  8. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  9. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  10. #endif
  11. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  12. unsigned int ctrl_num, int step)
  13. {
  14. unsigned int i;
  15. struct ccsr_ddr __iomem *ddr;
  16. switch (ctrl_num) {
  17. case 0:
  18. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  19. break;
  20. case 1:
  21. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  22. break;
  23. default:
  24. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  25. return;
  26. }
  27. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  28. if (i == 0) {
  29. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  30. out_be32(&ddr->cs0_config, regs->cs[i].config);
  31. } else if (i == 1) {
  32. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  33. out_be32(&ddr->cs1_config, regs->cs[i].config);
  34. } else if (i == 2) {
  35. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  36. out_be32(&ddr->cs2_config, regs->cs[i].config);
  37. } else if (i == 3) {
  38. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  39. out_be32(&ddr->cs3_config, regs->cs[i].config);
  40. }
  41. }
  42. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  43. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  44. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  45. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  46. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  47. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  48. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  49. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  50. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  51. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  52. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  53. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  54. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  55. debug("before go\n");
  56. /*
  57. * 200 painful micro-seconds must elapse between
  58. * the DDR clock setup and the DDR config enable.
  59. */
  60. udelay(200);
  61. asm volatile("sync;isync");
  62. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  63. /*
  64. * Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
  65. */
  66. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  67. udelay(10000); /* throttle polling rate */
  68. }
  69. }