arm_ddr_gen3.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2013 Freescale Semiconductor, Inc.
  4. *
  5. * Derived from mpc85xx_ddr_gen3.c, removed all workarounds
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <fsl_ddr_sdram.h>
  10. #include <asm/processor.h>
  11. #include <fsl_immap.h>
  12. #include <fsl_ddr.h>
  13. #include <asm/arch/clock.h>
  14. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  15. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  16. #endif
  17. /*
  18. * regs has the to-be-set values for DDR controller registers
  19. * ctrl_num is the DDR controller number
  20. * step: 0 goes through the initialization in one pass
  21. * 1 sets registers and returns before enabling controller
  22. * 2 resumes from step 1 and continues to initialize
  23. * Dividing the initialization to two steps to deassert DDR reset signal
  24. * to comply with JEDEC specs for RDIMMs.
  25. */
  26. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  27. unsigned int ctrl_num, int step)
  28. {
  29. unsigned int i, bus_width;
  30. struct ccsr_ddr __iomem *ddr;
  31. u32 temp_sdram_cfg;
  32. u32 total_gb_size_per_controller;
  33. int timeout;
  34. switch (ctrl_num) {
  35. case 0:
  36. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  37. break;
  38. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  39. case 1:
  40. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  41. break;
  42. #endif
  43. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  44. case 2:
  45. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  46. break;
  47. #endif
  48. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  49. case 3:
  50. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  51. break;
  52. #endif
  53. default:
  54. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  55. return;
  56. }
  57. if (step == 2)
  58. goto step2;
  59. if (regs->ddr_eor)
  60. ddr_out32(&ddr->eor, regs->ddr_eor);
  61. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  62. if (i == 0) {
  63. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  64. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  65. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  66. } else if (i == 1) {
  67. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  68. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  69. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  70. } else if (i == 2) {
  71. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  72. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  73. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  74. } else if (i == 3) {
  75. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  76. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  77. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  78. }
  79. }
  80. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  81. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  82. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  83. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  84. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  85. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  86. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  87. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  88. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  89. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  90. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  91. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  92. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  93. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  94. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  95. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  96. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  97. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  98. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  99. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  100. #ifndef CONFIG_SYS_FSL_DDR_EMU
  101. /*
  102. * Skip these two registers if running on emulator
  103. * because emulator doesn't have skew between bytes.
  104. */
  105. if (regs->ddr_wrlvl_cntl_2)
  106. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  107. if (regs->ddr_wrlvl_cntl_3)
  108. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  109. #endif
  110. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  111. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  112. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  113. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  114. #ifdef CONFIG_DEEP_SLEEP
  115. if (is_warm_boot()) {
  116. ddr_out32(&ddr->sdram_cfg_2,
  117. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  118. ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  119. ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  120. /* DRAM VRef will not be trained */
  121. ddr_out32(&ddr->ddr_cdr2,
  122. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  123. } else
  124. #endif
  125. {
  126. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  127. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  128. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  129. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  130. }
  131. ddr_out32(&ddr->err_disable, regs->err_disable);
  132. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  133. for (i = 0; i < 32; i++) {
  134. if (regs->debug[i]) {
  135. debug("Write to debug_%d as %08x\n", i + 1,
  136. regs->debug[i]);
  137. ddr_out32(&ddr->debug[i], regs->debug[i]);
  138. }
  139. }
  140. /*
  141. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  142. * deasserted. Clocks start when any chip select is enabled and clock
  143. * control register is set. Because all DDR components are connected to
  144. * one reset signal, this needs to be done in two steps. Step 1 is to
  145. * get the clocks started. Step 2 resumes after reset signal is
  146. * deasserted.
  147. */
  148. if (step == 1) {
  149. udelay(200);
  150. return;
  151. }
  152. step2:
  153. /* Set, but do not enable the memory */
  154. temp_sdram_cfg = regs->ddr_sdram_cfg;
  155. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  156. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
  157. /*
  158. * 500 painful micro-seconds must elapse between
  159. * the DDR clock setup and the DDR config enable.
  160. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  161. * we choose the max, that is 500 us for all of case.
  162. */
  163. udelay(500);
  164. asm volatile("dsb sy;isb");
  165. #ifdef CONFIG_DEEP_SLEEP
  166. if (is_warm_boot()) {
  167. /* enter self-refresh */
  168. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  169. temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
  170. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  171. /* do board specific memory setup */
  172. board_mem_sleep_setup();
  173. temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  174. } else
  175. #endif
  176. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  177. /* Let the controller go */
  178. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  179. asm volatile("dsb sy;isb");
  180. total_gb_size_per_controller = 0;
  181. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  182. if (!(regs->cs[i].config & 0x80000000))
  183. continue;
  184. total_gb_size_per_controller += 1 << (
  185. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  186. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  187. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  188. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  189. 26); /* minus 26 (count of 64M) */
  190. }
  191. if (regs->cs[0].config & 0x20000000) {
  192. /* 2-way interleaving */
  193. total_gb_size_per_controller <<= 1;
  194. }
  195. /*
  196. * total memory / bus width = transactions needed
  197. * transactions needed / data rate = seconds
  198. * to add plenty of buffer, double the time
  199. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  200. * Let's wait for 800ms
  201. */
  202. bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
  203. >> SDRAM_CFG_DBW_SHIFT);
  204. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  205. (get_ddr_freq(ctrl_num) >> 20)) << 1;
  206. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  207. debug("total %d GB\n", total_gb_size_per_controller);
  208. debug("Need to wait up to %d * 10ms\n", timeout);
  209. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  210. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  211. (timeout >= 0)) {
  212. udelay(10000); /* throttle polling rate */
  213. timeout--;
  214. }
  215. if (timeout <= 0)
  216. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  217. #ifdef CONFIG_DEEP_SLEEP
  218. if (is_warm_boot()) {
  219. /* exit self-refresh */
  220. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  221. temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
  222. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  223. }
  224. #endif
  225. }