stm32-adc.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
  4. * Author: Fabrice Gasnier <fabrice.gasnier@st.com>
  5. *
  6. * Originally based on the Linux kernel v4.18 drivers/iio/adc/stm32-adc.c.
  7. */
  8. #include <common.h>
  9. #include <adc.h>
  10. #include <asm/io.h>
  11. #include <linux/iopoll.h>
  12. #include "stm32-adc-core.h"
  13. /* STM32H7 - Registers for each ADC instance */
  14. #define STM32H7_ADC_ISR 0x00
  15. #define STM32H7_ADC_CR 0x08
  16. #define STM32H7_ADC_CFGR 0x0C
  17. #define STM32H7_ADC_SMPR1 0x14
  18. #define STM32H7_ADC_SMPR2 0x18
  19. #define STM32H7_ADC_PCSEL 0x1C
  20. #define STM32H7_ADC_SQR1 0x30
  21. #define STM32H7_ADC_DR 0x40
  22. #define STM32H7_ADC_DIFSEL 0xC0
  23. /* STM32H7_ADC_ISR - bit fields */
  24. #define STM32MP1_VREGREADY BIT(12)
  25. #define STM32H7_EOC BIT(2)
  26. #define STM32H7_ADRDY BIT(0)
  27. /* STM32H7_ADC_CR - bit fields */
  28. #define STM32H7_DEEPPWD BIT(29)
  29. #define STM32H7_ADVREGEN BIT(28)
  30. #define STM32H7_BOOST BIT(8)
  31. #define STM32H7_ADSTART BIT(2)
  32. #define STM32H7_ADDIS BIT(1)
  33. #define STM32H7_ADEN BIT(0)
  34. /* STM32H7_ADC_CFGR bit fields */
  35. #define STM32H7_EXTEN GENMASK(11, 10)
  36. #define STM32H7_DMNGT GENMASK(1, 0)
  37. /* STM32H7_ADC_SQR1 - bit fields */
  38. #define STM32H7_SQ1_SHIFT 6
  39. /* BOOST bit must be set on STM32H7 when ADC clock is above 20MHz */
  40. #define STM32H7_BOOST_CLKRATE 20000000UL
  41. #define STM32_ADC_CH_MAX 20 /* max number of channels */
  42. #define STM32_ADC_TIMEOUT_US 100000
  43. struct stm32_adc_cfg {
  44. unsigned int max_channels;
  45. unsigned int num_bits;
  46. bool has_vregready;
  47. };
  48. struct stm32_adc {
  49. void __iomem *regs;
  50. int active_channel;
  51. const struct stm32_adc_cfg *cfg;
  52. };
  53. static int stm32_adc_stop(struct udevice *dev)
  54. {
  55. struct stm32_adc *adc = dev_get_priv(dev);
  56. setbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_ADDIS);
  57. clrbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_BOOST);
  58. /* Setting DEEPPWD disables ADC vreg and clears ADVREGEN */
  59. setbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_DEEPPWD);
  60. adc->active_channel = -1;
  61. return 0;
  62. }
  63. static int stm32_adc_start_channel(struct udevice *dev, int channel)
  64. {
  65. struct adc_uclass_platdata *uc_pdata = dev_get_uclass_platdata(dev);
  66. struct stm32_adc_common *common = dev_get_priv(dev_get_parent(dev));
  67. struct stm32_adc *adc = dev_get_priv(dev);
  68. int ret;
  69. u32 val;
  70. /* Exit deep power down, then enable ADC voltage regulator */
  71. clrbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_DEEPPWD);
  72. setbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_ADVREGEN);
  73. if (common->rate > STM32H7_BOOST_CLKRATE)
  74. setbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_BOOST);
  75. /* Wait for startup time */
  76. if (!adc->cfg->has_vregready) {
  77. udelay(20);
  78. } else {
  79. ret = readl_poll_timeout(adc->regs + STM32H7_ADC_ISR, val,
  80. val & STM32MP1_VREGREADY,
  81. STM32_ADC_TIMEOUT_US);
  82. if (ret < 0) {
  83. stm32_adc_stop(dev);
  84. dev_err(dev, "Failed to enable vreg: %d\n", ret);
  85. return ret;
  86. }
  87. }
  88. /* Only use single ended channels */
  89. writel(0, adc->regs + STM32H7_ADC_DIFSEL);
  90. /* Enable ADC, Poll for ADRDY to be set (after adc startup time) */
  91. setbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_ADEN);
  92. ret = readl_poll_timeout(adc->regs + STM32H7_ADC_ISR, val,
  93. val & STM32H7_ADRDY, STM32_ADC_TIMEOUT_US);
  94. if (ret < 0) {
  95. stm32_adc_stop(dev);
  96. dev_err(dev, "Failed to enable ADC: %d\n", ret);
  97. return ret;
  98. }
  99. /* Preselect channels */
  100. writel(uc_pdata->channel_mask, adc->regs + STM32H7_ADC_PCSEL);
  101. /* Set sampling time to max value by default */
  102. writel(0xffffffff, adc->regs + STM32H7_ADC_SMPR1);
  103. writel(0xffffffff, adc->regs + STM32H7_ADC_SMPR2);
  104. /* Program regular sequence: chan in SQ1 & len = 0 for one channel */
  105. writel(channel << STM32H7_SQ1_SHIFT, adc->regs + STM32H7_ADC_SQR1);
  106. /* Trigger detection disabled (conversion can be launched in SW) */
  107. clrbits_le32(adc->regs + STM32H7_ADC_CFGR, STM32H7_EXTEN |
  108. STM32H7_DMNGT);
  109. adc->active_channel = channel;
  110. return 0;
  111. }
  112. static int stm32_adc_channel_data(struct udevice *dev, int channel,
  113. unsigned int *data)
  114. {
  115. struct stm32_adc *adc = dev_get_priv(dev);
  116. int ret;
  117. u32 val;
  118. if (channel != adc->active_channel) {
  119. dev_err(dev, "Requested channel is not active!\n");
  120. return -EINVAL;
  121. }
  122. setbits_le32(adc->regs + STM32H7_ADC_CR, STM32H7_ADSTART);
  123. ret = readl_poll_timeout(adc->regs + STM32H7_ADC_ISR, val,
  124. val & STM32H7_EOC, STM32_ADC_TIMEOUT_US);
  125. if (ret < 0) {
  126. dev_err(dev, "conversion timed out: %d\n", ret);
  127. return ret;
  128. }
  129. *data = readl(adc->regs + STM32H7_ADC_DR);
  130. return 0;
  131. }
  132. static int stm32_adc_chan_of_init(struct udevice *dev)
  133. {
  134. struct adc_uclass_platdata *uc_pdata = dev_get_uclass_platdata(dev);
  135. struct stm32_adc *adc = dev_get_priv(dev);
  136. u32 chans[STM32_ADC_CH_MAX];
  137. int i, num_channels, ret;
  138. /* Retrieve single ended channels listed in device tree */
  139. num_channels = dev_read_size(dev, "st,adc-channels");
  140. if (num_channels < 0) {
  141. dev_err(dev, "can't get st,adc-channels: %d\n", num_channels);
  142. return num_channels;
  143. }
  144. num_channels /= sizeof(u32);
  145. if (num_channels > adc->cfg->max_channels) {
  146. dev_err(dev, "too many st,adc-channels: %d\n", num_channels);
  147. return -EINVAL;
  148. }
  149. ret = dev_read_u32_array(dev, "st,adc-channels", chans, num_channels);
  150. if (ret < 0) {
  151. dev_err(dev, "can't read st,adc-channels: %d\n", ret);
  152. return ret;
  153. }
  154. for (i = 0; i < num_channels; i++) {
  155. if (chans[i] >= adc->cfg->max_channels) {
  156. dev_err(dev, "bad channel %u\n", chans[i]);
  157. return -EINVAL;
  158. }
  159. uc_pdata->channel_mask |= 1 << chans[i];
  160. }
  161. uc_pdata->data_mask = (1 << adc->cfg->num_bits) - 1;
  162. uc_pdata->data_format = ADC_DATA_FORMAT_BIN;
  163. uc_pdata->data_timeout_us = 100000;
  164. return 0;
  165. }
  166. static int stm32_adc_probe(struct udevice *dev)
  167. {
  168. struct adc_uclass_platdata *uc_pdata = dev_get_uclass_platdata(dev);
  169. struct stm32_adc_common *common = dev_get_priv(dev_get_parent(dev));
  170. struct stm32_adc *adc = dev_get_priv(dev);
  171. int offset;
  172. offset = dev_read_u32_default(dev, "reg", -ENODATA);
  173. if (offset < 0) {
  174. dev_err(dev, "Can't read reg property\n");
  175. return offset;
  176. }
  177. adc->regs = common->base + offset;
  178. adc->cfg = (const struct stm32_adc_cfg *)dev_get_driver_data(dev);
  179. /* VDD supplied by common vref pin */
  180. uc_pdata->vdd_supply = common->vref;
  181. uc_pdata->vdd_microvolts = common->vref_uv;
  182. uc_pdata->vss_microvolts = 0;
  183. return stm32_adc_chan_of_init(dev);
  184. }
  185. static const struct adc_ops stm32_adc_ops = {
  186. .start_channel = stm32_adc_start_channel,
  187. .channel_data = stm32_adc_channel_data,
  188. .stop = stm32_adc_stop,
  189. };
  190. static const struct stm32_adc_cfg stm32h7_adc_cfg = {
  191. .num_bits = 16,
  192. .max_channels = STM32_ADC_CH_MAX,
  193. };
  194. static const struct stm32_adc_cfg stm32mp1_adc_cfg = {
  195. .num_bits = 16,
  196. .max_channels = STM32_ADC_CH_MAX,
  197. .has_vregready = true,
  198. };
  199. static const struct udevice_id stm32_adc_ids[] = {
  200. { .compatible = "st,stm32h7-adc",
  201. .data = (ulong)&stm32h7_adc_cfg },
  202. { .compatible = "st,stm32mp1-adc",
  203. .data = (ulong)&stm32mp1_adc_cfg },
  204. {}
  205. };
  206. U_BOOT_DRIVER(stm32_adc) = {
  207. .name = "stm32-adc",
  208. .id = UCLASS_ADC,
  209. .of_match = stm32_adc_ids,
  210. .probe = stm32_adc_probe,
  211. .ops = &stm32_adc_ops,
  212. .priv_auto_alloc_size = sizeof(struct stm32_adc),
  213. };