minnowmax.dts 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /dts-v1/;
  7. #include <dt-bindings/gpio/x86-gpio.h>
  8. #include <dt-bindings/interrupt-router/intel-irq.h>
  9. /include/ "skeleton.dtsi"
  10. /include/ "serial.dtsi"
  11. /include/ "rtc.dtsi"
  12. /include/ "tsc_timer.dtsi"
  13. / {
  14. model = "Intel Minnowboard Max";
  15. compatible = "intel,minnowmax", "intel,baytrail";
  16. aliases {
  17. serial0 = &serial;
  18. spi0 = &spi;
  19. };
  20. config {
  21. silent_console = <0>;
  22. };
  23. pch_pinctrl {
  24. compatible = "intel,x86-pinctrl";
  25. reg = <0 0>;
  26. /* GPIO E0 */
  27. soc_gpio_s5_0@0 {
  28. gpio-offset = <0x80 0>;
  29. pad-offset = <0x1d0>;
  30. mode-gpio;
  31. output-value = <0>;
  32. direction = <PIN_OUTPUT>;
  33. };
  34. /* GPIO E1 */
  35. soc_gpio_s5_1@0 {
  36. gpio-offset = <0x80 1>;
  37. pad-offset = <0x210>;
  38. mode-gpio;
  39. output-value = <0>;
  40. direction = <PIN_OUTPUT>;
  41. };
  42. /* GPIO E2 */
  43. soc_gpio_s5_2@0 {
  44. gpio-offset = <0x80 2>;
  45. pad-offset = <0x1e0>;
  46. mode-gpio;
  47. output-value = <0>;
  48. direction = <PIN_OUTPUT>;
  49. };
  50. pin_usb_host_en0@0 {
  51. gpio-offset = <0x80 8>;
  52. pad-offset = <0x260>;
  53. mode-gpio;
  54. output-value = <1>;
  55. direction = <PIN_OUTPUT>;
  56. };
  57. pin_usb_host_en1@0 {
  58. gpio-offset = <0x80 9>;
  59. pad-offset = <0x250>;
  60. mode-gpio;
  61. output-value = <1>;
  62. direction = <PIN_OUTPUT>;
  63. };
  64. };
  65. chosen {
  66. stdout-path = "/serial";
  67. };
  68. cpus {
  69. #address-cells = <1>;
  70. #size-cells = <0>;
  71. cpu@0 {
  72. device_type = "cpu";
  73. compatible = "intel,baytrail-cpu";
  74. reg = <0>;
  75. intel,apic-id = <0>;
  76. };
  77. cpu@1 {
  78. device_type = "cpu";
  79. compatible = "intel,baytrail-cpu";
  80. reg = <1>;
  81. intel,apic-id = <4>;
  82. };
  83. };
  84. pci {
  85. compatible = "intel,pci-baytrail", "pci-x86";
  86. #address-cells = <3>;
  87. #size-cells = <2>;
  88. u-boot,dm-pre-reloc;
  89. ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
  90. 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
  91. 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
  92. pch@1f,0 {
  93. reg = <0x0000f800 0 0 0 0>;
  94. compatible = "pci8086,0f1c", "intel,pch9";
  95. #address-cells = <1>;
  96. #size-cells = <1>;
  97. irq-router {
  98. compatible = "intel,irq-router";
  99. intel,pirq-config = "ibase";
  100. intel,ibase-offset = <0x50>;
  101. intel,actl-addr = <0>;
  102. intel,pirq-link = <8 8>;
  103. intel,pirq-mask = <0xdee0>;
  104. intel,pirq-routing = <
  105. /* BayTrail PCI devices */
  106. PCI_BDF(0, 2, 0) INTA PIRQA
  107. PCI_BDF(0, 3, 0) INTA PIRQA
  108. PCI_BDF(0, 16, 0) INTA PIRQA
  109. PCI_BDF(0, 17, 0) INTA PIRQA
  110. PCI_BDF(0, 18, 0) INTA PIRQA
  111. PCI_BDF(0, 19, 0) INTA PIRQA
  112. PCI_BDF(0, 20, 0) INTA PIRQA
  113. PCI_BDF(0, 21, 0) INTA PIRQA
  114. PCI_BDF(0, 22, 0) INTA PIRQA
  115. PCI_BDF(0, 23, 0) INTA PIRQA
  116. PCI_BDF(0, 24, 0) INTA PIRQA
  117. PCI_BDF(0, 24, 1) INTC PIRQC
  118. PCI_BDF(0, 24, 2) INTD PIRQD
  119. PCI_BDF(0, 24, 3) INTB PIRQB
  120. PCI_BDF(0, 24, 4) INTA PIRQA
  121. PCI_BDF(0, 24, 5) INTC PIRQC
  122. PCI_BDF(0, 24, 6) INTD PIRQD
  123. PCI_BDF(0, 24, 7) INTB PIRQB
  124. PCI_BDF(0, 26, 0) INTA PIRQA
  125. PCI_BDF(0, 27, 0) INTA PIRQA
  126. PCI_BDF(0, 28, 0) INTA PIRQA
  127. PCI_BDF(0, 28, 1) INTB PIRQB
  128. PCI_BDF(0, 28, 2) INTC PIRQC
  129. PCI_BDF(0, 28, 3) INTD PIRQD
  130. PCI_BDF(0, 29, 0) INTA PIRQA
  131. PCI_BDF(0, 30, 0) INTA PIRQA
  132. PCI_BDF(0, 30, 1) INTD PIRQD
  133. PCI_BDF(0, 30, 2) INTB PIRQB
  134. PCI_BDF(0, 30, 3) INTC PIRQC
  135. PCI_BDF(0, 30, 4) INTD PIRQD
  136. PCI_BDF(0, 30, 5) INTB PIRQB
  137. PCI_BDF(0, 31, 3) INTB PIRQB
  138. /*
  139. * PCIe root ports downstream
  140. * interrupts
  141. */
  142. PCI_BDF(1, 0, 0) INTA PIRQA
  143. PCI_BDF(1, 0, 0) INTB PIRQB
  144. PCI_BDF(1, 0, 0) INTC PIRQC
  145. PCI_BDF(1, 0, 0) INTD PIRQD
  146. PCI_BDF(2, 0, 0) INTA PIRQB
  147. PCI_BDF(2, 0, 0) INTB PIRQC
  148. PCI_BDF(2, 0, 0) INTC PIRQD
  149. PCI_BDF(2, 0, 0) INTD PIRQA
  150. PCI_BDF(3, 0, 0) INTA PIRQC
  151. PCI_BDF(3, 0, 0) INTB PIRQD
  152. PCI_BDF(3, 0, 0) INTC PIRQA
  153. PCI_BDF(3, 0, 0) INTD PIRQB
  154. PCI_BDF(4, 0, 0) INTA PIRQD
  155. PCI_BDF(4, 0, 0) INTB PIRQA
  156. PCI_BDF(4, 0, 0) INTC PIRQB
  157. PCI_BDF(4, 0, 0) INTD PIRQC
  158. >;
  159. };
  160. spi: spi {
  161. #address-cells = <1>;
  162. #size-cells = <0>;
  163. compatible = "intel,ich9-spi";
  164. spi-flash@0 {
  165. #address-cells = <1>;
  166. #size-cells = <1>;
  167. reg = <0>;
  168. compatible = "stmicro,n25q064a",
  169. "spi-flash";
  170. memory-map = <0xff800000 0x00800000>;
  171. rw-mrc-cache {
  172. label = "rw-mrc-cache";
  173. reg = <0x006f0000 0x00010000>;
  174. };
  175. };
  176. };
  177. gpioa {
  178. compatible = "intel,ich6-gpio";
  179. u-boot,dm-pre-reloc;
  180. reg = <0 0x20>;
  181. bank-name = "A";
  182. };
  183. gpiob {
  184. compatible = "intel,ich6-gpio";
  185. u-boot,dm-pre-reloc;
  186. reg = <0x20 0x20>;
  187. bank-name = "B";
  188. };
  189. gpioc {
  190. compatible = "intel,ich6-gpio";
  191. u-boot,dm-pre-reloc;
  192. reg = <0x40 0x20>;
  193. bank-name = "C";
  194. };
  195. gpiod {
  196. compatible = "intel,ich6-gpio";
  197. u-boot,dm-pre-reloc;
  198. reg = <0x60 0x20>;
  199. bank-name = "D";
  200. };
  201. gpioe {
  202. compatible = "intel,ich6-gpio";
  203. u-boot,dm-pre-reloc;
  204. reg = <0x80 0x20>;
  205. bank-name = "E";
  206. };
  207. gpiof {
  208. compatible = "intel,ich6-gpio";
  209. u-boot,dm-pre-reloc;
  210. reg = <0xA0 0x20>;
  211. bank-name = "F";
  212. };
  213. };
  214. };
  215. fsp {
  216. compatible = "intel,baytrail-fsp";
  217. fsp,mrc-init-tseg-size = <0>;
  218. fsp,mrc-init-mmio-size = <0x800>;
  219. fsp,mrc-init-spd-addr1 = <0xa0>;
  220. fsp,mrc-init-spd-addr2 = <0xa2>;
  221. fsp,emmc-boot-mode = <2>;
  222. fsp,enable-sdio;
  223. fsp,enable-sdcard;
  224. fsp,enable-hsuart1;
  225. fsp,enable-spi;
  226. fsp,enable-sata;
  227. fsp,sata-mode = <1>;
  228. fsp,enable-lpe;
  229. fsp,lpss-sio-enable-pci-mode;
  230. fsp,enable-dma0;
  231. fsp,enable-dma1;
  232. fsp,enable-i2c0;
  233. fsp,enable-i2c1;
  234. fsp,enable-i2c2;
  235. fsp,enable-i2c3;
  236. fsp,enable-i2c4;
  237. fsp,enable-i2c5;
  238. fsp,enable-i2c6;
  239. fsp,enable-pwm0;
  240. fsp,enable-pwm1;
  241. fsp,igd-dvmt50-pre-alloc = <2>;
  242. fsp,aperture-size = <2>;
  243. fsp,gtt-size = <2>;
  244. fsp,serial-debug-port-address = <0x3f8>;
  245. fsp,serial-debug-port-type = <1>;
  246. fsp,scc-enable-pci-mode;
  247. fsp,os-selection = <4>;
  248. fsp,emmc45-ddr50-enabled;
  249. fsp,emmc45-retune-timer-value = <8>;
  250. fsp,enable-igd;
  251. fsp,enable-memory-down;
  252. fsp,memory-down-params {
  253. compatible = "intel,baytrail-fsp-mdp";
  254. fsp,dram-speed = <1>;
  255. fsp,dram-type = <1>;
  256. fsp,dimm-0-enable;
  257. fsp,dimm-width = <1>;
  258. fsp,dimm-density = <2>;
  259. fsp,dimm-bus-width = <3>;
  260. fsp,dimm-sides = <0>;
  261. fsp,dimm-tcl = <0xb>;
  262. fsp,dimm-trpt-rcd = <0xb>;
  263. fsp,dimm-twr = <0xc>;
  264. fsp,dimm-twtr = <6>;
  265. fsp,dimm-trrd = <6>;
  266. fsp,dimm-trtp = <6>;
  267. fsp,dimm-tfaw = <0x14>;
  268. };
  269. };
  270. microcode {
  271. update@0 {
  272. #include "microcode/m0130673325.dtsi"
  273. };
  274. update@1 {
  275. #include "microcode/m0130679907.dtsi"
  276. };
  277. };
  278. };