ddr_defs.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _DDR_DEFS_H
  11. #define _DDR_DEFS_H
  12. #include <asm/arch/hardware.h>
  13. #include <asm/emif.h>
  14. /* AM335X EMIF Register values */
  15. #define VTP_CTRL_READY (0x1 << 5)
  16. #define VTP_CTRL_ENABLE (0x1 << 6)
  17. #define VTP_CTRL_START_EN (0x1)
  18. #define PHY_DLL_LOCK_DIFF 0x0
  19. #define DDR_CKE_CTRL_NORMAL 0x1
  20. #define PHY_EN_DYN_PWRDN (0x1 << 20)
  21. /* Micron MT47H128M16RT-25E */
  22. #define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
  23. #define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
  24. #define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
  25. #define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
  26. #define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
  27. #define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
  28. #define MT47H128M16RT25E_DLL_LOCK_DIFF 0x0
  29. #define MT47H128M16RT25E_RATIO 0x80
  30. #define MT47H128M16RT25E_INVERT_CLKOUT 0x00
  31. #define MT47H128M16RT25E_RD_DQS 0x12
  32. #define MT47H128M16RT25E_WR_DQS 0x00
  33. #define MT47H128M16RT25E_PHY_WRLVL 0x00
  34. #define MT47H128M16RT25E_PHY_GATELVL 0x00
  35. #define MT47H128M16RT25E_PHY_WR_DATA 0x40
  36. #define MT47H128M16RT25E_PHY_FIFO_WE 0x80
  37. #define MT47H128M16RT25E_PHY_RANK0_DELAY 0x1
  38. #define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
  39. /* Micron MT41J128M16JT-125 */
  40. #define MT41J128MJT125_EMIF_READ_LATENCY 0x06
  41. #define MT41J128MJT125_EMIF_TIM1 0x0888A39B
  42. #define MT41J128MJT125_EMIF_TIM2 0x26337FDA
  43. #define MT41J128MJT125_EMIF_TIM3 0x501F830F
  44. #define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
  45. #define MT41J128MJT125_EMIF_SDREF 0x0000093B
  46. #define MT41J128MJT125_ZQ_CFG 0x50074BE4
  47. #define MT41J128MJT125_DLL_LOCK_DIFF 0x1
  48. #define MT41J128MJT125_RATIO 0x40
  49. #define MT41J128MJT125_INVERT_CLKOUT 0x1
  50. #define MT41J128MJT125_RD_DQS 0x3B
  51. #define MT41J128MJT125_WR_DQS 0x85
  52. #define MT41J128MJT125_PHY_WR_DATA 0xC1
  53. #define MT41J128MJT125_PHY_FIFO_WE 0x100
  54. #define MT41J128MJT125_IOCTRL_VALUE 0x18B
  55. /* Micron MT41J256M8HX-15E */
  56. #define MT41J256M8HX15E_EMIF_READ_LATENCY 0x06
  57. #define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
  58. #define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
  59. #define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
  60. #define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
  61. #define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
  62. #define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
  63. #define MT41J256M8HX15E_DLL_LOCK_DIFF 0x1
  64. #define MT41J256M8HX15E_RATIO 0x40
  65. #define MT41J256M8HX15E_INVERT_CLKOUT 0x1
  66. #define MT41J256M8HX15E_RD_DQS 0x3B
  67. #define MT41J256M8HX15E_WR_DQS 0x85
  68. #define MT41J256M8HX15E_PHY_WR_DATA 0xC1
  69. #define MT41J256M8HX15E_PHY_FIFO_WE 0x100
  70. #define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
  71. /* Micron MT41K256M16HA-125E */
  72. #define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
  73. #define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
  74. #define MT41K256M16HA125E_EMIF_TIM2 0x266B7FDA
  75. #define MT41K256M16HA125E_EMIF_TIM3 0x501F867F
  76. #define MT41K256M16HA125E_EMIF_SDCFG 0x61C05332
  77. #define MT41K256M16HA125E_EMIF_SDREF 0xC30
  78. #define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
  79. #define MT41K256M16HA125E_DLL_LOCK_DIFF 0x1
  80. #define MT41K256M16HA125E_RATIO 0x80
  81. #define MT41K256M16HA125E_INVERT_CLKOUT 0x0
  82. #define MT41K256M16HA125E_RD_DQS 0x38
  83. #define MT41K256M16HA125E_WR_DQS 0x44
  84. #define MT41K256M16HA125E_PHY_WR_DATA 0x7D
  85. #define MT41K256M16HA125E_PHY_FIFO_WE 0x94
  86. #define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
  87. /* Micron MT41J512M8RH-125 on EVM v1.5 */
  88. #define MT41J512M8RH125_EMIF_READ_LATENCY 0x06
  89. #define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
  90. #define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
  91. #define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
  92. #define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
  93. #define MT41J512M8RH125_EMIF_SDREF 0x0000093B
  94. #define MT41J512M8RH125_ZQ_CFG 0x50074BE4
  95. #define MT41J512M8RH125_DLL_LOCK_DIFF 0x1
  96. #define MT41J512M8RH125_RATIO 0x80
  97. #define MT41J512M8RH125_INVERT_CLKOUT 0x0
  98. #define MT41J512M8RH125_RD_DQS 0x3B
  99. #define MT41J512M8RH125_WR_DQS 0x3C
  100. #define MT41J512M8RH125_PHY_FIFO_WE 0xA5
  101. #define MT41J512M8RH125_PHY_WR_DATA 0x74
  102. #define MT41J512M8RH125_IOCTRL_VALUE 0x18B
  103. /* Samsung K4B2G1646E-BIH9 */
  104. #define K4B2G1646EBIH9_EMIF_READ_LATENCY 0x06
  105. #define K4B2G1646EBIH9_EMIF_TIM1 0x0888A39B
  106. #define K4B2G1646EBIH9_EMIF_TIM2 0x2A04011A
  107. #define K4B2G1646EBIH9_EMIF_TIM3 0x501F820F
  108. #define K4B2G1646EBIH9_EMIF_SDCFG 0x61C24AB2
  109. #define K4B2G1646EBIH9_EMIF_SDREF 0x0000093B
  110. #define K4B2G1646EBIH9_ZQ_CFG 0x50074BE4
  111. #define K4B2G1646EBIH9_DLL_LOCK_DIFF 0x1
  112. #define K4B2G1646EBIH9_RATIO 0x40
  113. #define K4B2G1646EBIH9_INVERT_CLKOUT 0x1
  114. #define K4B2G1646EBIH9_RD_DQS 0x3B
  115. #define K4B2G1646EBIH9_WR_DQS 0x85
  116. #define K4B2G1646EBIH9_PHY_FIFO_WE 0x100
  117. #define K4B2G1646EBIH9_PHY_WR_DATA 0xC1
  118. #define K4B2G1646EBIH9_IOCTRL_VALUE 0x18B
  119. /**
  120. * Configure DMM
  121. */
  122. void config_dmm(const struct dmm_lisa_map_regs *regs);
  123. /**
  124. * Configure SDRAM
  125. */
  126. void config_sdram(const struct emif_regs *regs, int nr);
  127. /**
  128. * Set SDRAM timings
  129. */
  130. void set_sdram_timings(const struct emif_regs *regs, int nr);
  131. /**
  132. * Configure DDR PHY
  133. */
  134. void config_ddr_phy(const struct emif_regs *regs, int nr);
  135. struct ddr_cmd_regs {
  136. unsigned int resv0[7];
  137. unsigned int cm0csratio; /* offset 0x01C */
  138. unsigned int resv1[2];
  139. unsigned int cm0dldiff; /* offset 0x028 */
  140. unsigned int cm0iclkout; /* offset 0x02C */
  141. unsigned int resv2[8];
  142. unsigned int cm1csratio; /* offset 0x050 */
  143. unsigned int resv3[2];
  144. unsigned int cm1dldiff; /* offset 0x05C */
  145. unsigned int cm1iclkout; /* offset 0x060 */
  146. unsigned int resv4[8];
  147. unsigned int cm2csratio; /* offset 0x084 */
  148. unsigned int resv5[2];
  149. unsigned int cm2dldiff; /* offset 0x090 */
  150. unsigned int cm2iclkout; /* offset 0x094 */
  151. unsigned int resv6[3];
  152. };
  153. struct ddr_data_regs {
  154. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  155. unsigned int resv1[4];
  156. unsigned int dt0wdsratio0; /* offset 0x0DC */
  157. unsigned int resv2[4];
  158. unsigned int dt0wiratio0; /* offset 0x0F0 */
  159. unsigned int resv3;
  160. unsigned int dt0wimode0; /* offset 0x0F8 */
  161. unsigned int dt0giratio0; /* offset 0x0FC */
  162. unsigned int resv4;
  163. unsigned int dt0gimode0; /* offset 0x104 */
  164. unsigned int dt0fwsratio0; /* offset 0x108 */
  165. unsigned int resv5[4];
  166. unsigned int dt0dqoffset; /* offset 0x11C */
  167. unsigned int dt0wrsratio0; /* offset 0x120 */
  168. unsigned int resv6[4];
  169. unsigned int dt0rdelays0; /* offset 0x134 */
  170. unsigned int dt0dldiff0; /* offset 0x138 */
  171. unsigned int resv7[12];
  172. };
  173. /**
  174. * This structure represents the DDR registers on AM33XX devices.
  175. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  176. * correspond to DATA1 registers defined here.
  177. */
  178. struct ddr_regs {
  179. unsigned int resv0[3];
  180. unsigned int cm0config; /* offset 0x00C */
  181. unsigned int cm0configclk; /* offset 0x010 */
  182. unsigned int resv1[2];
  183. unsigned int cm0csratio; /* offset 0x01C */
  184. unsigned int resv2[2];
  185. unsigned int cm0dldiff; /* offset 0x028 */
  186. unsigned int cm0iclkout; /* offset 0x02C */
  187. unsigned int resv3[4];
  188. unsigned int cm1config; /* offset 0x040 */
  189. unsigned int cm1configclk; /* offset 0x044 */
  190. unsigned int resv4[2];
  191. unsigned int cm1csratio; /* offset 0x050 */
  192. unsigned int resv5[2];
  193. unsigned int cm1dldiff; /* offset 0x05C */
  194. unsigned int cm1iclkout; /* offset 0x060 */
  195. unsigned int resv6[4];
  196. unsigned int cm2config; /* offset 0x074 */
  197. unsigned int cm2configclk; /* offset 0x078 */
  198. unsigned int resv7[2];
  199. unsigned int cm2csratio; /* offset 0x084 */
  200. unsigned int resv8[2];
  201. unsigned int cm2dldiff; /* offset 0x090 */
  202. unsigned int cm2iclkout; /* offset 0x094 */
  203. unsigned int resv9[12];
  204. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  205. unsigned int resv10[4];
  206. unsigned int dt0wdsratio0; /* offset 0x0DC */
  207. unsigned int resv11[4];
  208. unsigned int dt0wiratio0; /* offset 0x0F0 */
  209. unsigned int resv12;
  210. unsigned int dt0wimode0; /* offset 0x0F8 */
  211. unsigned int dt0giratio0; /* offset 0x0FC */
  212. unsigned int resv13;
  213. unsigned int dt0gimode0; /* offset 0x104 */
  214. unsigned int dt0fwsratio0; /* offset 0x108 */
  215. unsigned int resv14[4];
  216. unsigned int dt0dqoffset; /* offset 0x11C */
  217. unsigned int dt0wrsratio0; /* offset 0x120 */
  218. unsigned int resv15[4];
  219. unsigned int dt0rdelays0; /* offset 0x134 */
  220. unsigned int dt0dldiff0; /* offset 0x138 */
  221. };
  222. /**
  223. * Encapsulates DDR CMD control registers.
  224. */
  225. struct cmd_control {
  226. unsigned long cmd0csratio;
  227. unsigned long cmd0csforce;
  228. unsigned long cmd0csdelay;
  229. unsigned long cmd0dldiff;
  230. unsigned long cmd0iclkout;
  231. unsigned long cmd1csratio;
  232. unsigned long cmd1csforce;
  233. unsigned long cmd1csdelay;
  234. unsigned long cmd1dldiff;
  235. unsigned long cmd1iclkout;
  236. unsigned long cmd2csratio;
  237. unsigned long cmd2csforce;
  238. unsigned long cmd2csdelay;
  239. unsigned long cmd2dldiff;
  240. unsigned long cmd2iclkout;
  241. };
  242. /**
  243. * Encapsulates DDR DATA registers.
  244. */
  245. struct ddr_data {
  246. unsigned long datardsratio0;
  247. unsigned long datawdsratio0;
  248. unsigned long datawiratio0;
  249. unsigned long datagiratio0;
  250. unsigned long datafwsratio0;
  251. unsigned long datawrsratio0;
  252. unsigned long datauserank0delay;
  253. unsigned long datadldiff0;
  254. };
  255. /**
  256. * Configure DDR CMD control registers
  257. */
  258. void config_cmd_ctrl(const struct cmd_control *cmd, int nr);
  259. /**
  260. * Configure DDR DATA registers
  261. */
  262. void config_ddr_data(const struct ddr_data *data, int nr);
  263. /**
  264. * This structure represents the DDR io control on AM33XX devices.
  265. */
  266. struct ddr_cmdtctrl {
  267. unsigned int cm0ioctl;
  268. unsigned int cm1ioctl;
  269. unsigned int cm2ioctl;
  270. unsigned int resv2[12];
  271. unsigned int dt0ioctl;
  272. unsigned int dt1ioctl;
  273. };
  274. /**
  275. * Configure DDR io control registers
  276. */
  277. void config_io_ctrl(unsigned long val);
  278. struct ddr_ctrl {
  279. unsigned int ddrioctrl;
  280. unsigned int resv1[325];
  281. unsigned int ddrckectrl;
  282. };
  283. void config_ddr(unsigned int pll, unsigned int ioctrl,
  284. const struct ddr_data *data, const struct cmd_control *ctrl,
  285. const struct emif_regs *regs, int nr);
  286. #endif /* _DDR_DEFS_H */