clock.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * clock.h
  3. *
  4. * clock header
  5. *
  6. * Copyright (C) 2011, Texas Instruments Incorporated - http://www.ti.com/
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _CLOCKS_H_
  11. #define _CLOCKS_H_
  12. #include <asm/arch/clocks_am33xx.h>
  13. #ifdef CONFIG_TI81XX
  14. #include <asm/arch/clock_ti81xx.h>
  15. #endif
  16. #define LDELAY 1000000
  17. /*CM_<clock_domain>__CLKCTRL */
  18. #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0
  19. #define CD_CLKCTRL_CLKTRCTRL_MASK 3
  20. #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0
  21. #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1
  22. #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2
  23. /* CM_<clock_domain>_<module>_CLKCTRL */
  24. #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0
  25. #define MODULE_CLKCTRL_MODULEMODE_MASK 3
  26. #define MODULE_CLKCTRL_IDLEST_SHIFT 16
  27. #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16)
  28. #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0
  29. #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2
  30. #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0
  31. #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1
  32. #define MODULE_CLKCTRL_IDLEST_IDLE 2
  33. #define MODULE_CLKCTRL_IDLEST_DISABLED 3
  34. /* CM_CLKMODE_DPLL */
  35. #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11
  36. #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11)
  37. #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10
  38. #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10)
  39. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9
  40. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9)
  41. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8
  42. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  43. #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5
  44. #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5)
  45. #define CM_CLKMODE_DPLL_EN_SHIFT 0
  46. #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0)
  47. #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0
  48. #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7
  49. #define DPLL_EN_STOP 1
  50. #define DPLL_EN_MN_BYPASS 4
  51. #define DPLL_EN_LOW_POWER_BYPASS 5
  52. #define DPLL_EN_LOCK 7
  53. /* CM_IDLEST_DPLL fields */
  54. #define ST_DPLL_CLK_MASK 1
  55. /* CM_CLKSEL_DPLL */
  56. #define CM_CLKSEL_DPLL_M_SHIFT 8
  57. #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8)
  58. #define CM_CLKSEL_DPLL_N_SHIFT 0
  59. #define CM_CLKSEL_DPLL_N_MASK 0x7F
  60. struct dpll_params {
  61. u32 m;
  62. u32 n;
  63. s8 m2;
  64. s8 m3;
  65. s8 m4;
  66. s8 m5;
  67. s8 m6;
  68. };
  69. struct dpll_regs {
  70. u32 cm_clkmode_dpll;
  71. u32 cm_idlest_dpll;
  72. u32 cm_autoidle_dpll;
  73. u32 cm_clksel_dpll;
  74. u32 cm_div_m2_dpll;
  75. u32 cm_div_m3_dpll;
  76. u32 cm_div_m4_dpll;
  77. u32 cm_div_m5_dpll;
  78. u32 cm_div_m6_dpll;
  79. };
  80. extern const struct dpll_regs dpll_mpu_regs;
  81. extern const struct dpll_regs dpll_core_regs;
  82. extern const struct dpll_regs dpll_per_regs;
  83. extern const struct dpll_regs dpll_ddr_regs;
  84. extern const struct dpll_params dpll_mpu;
  85. extern const struct dpll_params dpll_core;
  86. extern const struct dpll_params dpll_per;
  87. extern const struct dpll_params dpll_ddr;
  88. extern struct cm_wkuppll *const cmwkup;
  89. const struct dpll_params *get_dpll_ddr_params(void);
  90. void do_setup_dpll(const struct dpll_regs *, const struct dpll_params *);
  91. void prcm_init(void);
  92. void enable_basic_clocks(void);
  93. void do_enable_clocks(u32 *const *, u32 *const *, u8);
  94. #endif