omap_hsmmc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <mmc.h>
  28. #include <part.h>
  29. #include <i2c.h>
  30. #include <twl4030.h>
  31. #include <twl6030.h>
  32. #include <palmas.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/mmc_host_def.h>
  35. #if !defined(CONFIG_SOC_KEYSTONE)
  36. #include <asm/gpio.h>
  37. #include <asm/arch/sys_proto.h>
  38. #endif
  39. #include <dm.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  42. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  43. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  44. #define OMAP_HSMMC_USE_GPIO
  45. #else
  46. #undef OMAP_HSMMC_USE_GPIO
  47. #endif
  48. /* common definitions for all OMAPs */
  49. #define SYSCTL_SRC (1 << 25)
  50. #define SYSCTL_SRD (1 << 26)
  51. struct omap_hsmmc_data {
  52. struct hsmmc *base_addr;
  53. struct mmc_config cfg;
  54. #ifdef OMAP_HSMMC_USE_GPIO
  55. #ifdef CONFIG_DM_MMC
  56. struct gpio_desc cd_gpio; /* Change Detect GPIO */
  57. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  58. bool cd_inverted;
  59. #else
  60. int cd_gpio;
  61. int wp_gpio;
  62. #endif
  63. #endif
  64. };
  65. /* If we fail after 1 second wait, something is really bad */
  66. #define MAX_RETRY_MS 1000
  67. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  68. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  69. unsigned int siz);
  70. #if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
  71. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  72. {
  73. int ret;
  74. #ifndef CONFIG_DM_GPIO
  75. if (!gpio_is_valid(gpio))
  76. return -1;
  77. #endif
  78. ret = gpio_request(gpio, label);
  79. if (ret)
  80. return ret;
  81. ret = gpio_direction_input(gpio);
  82. if (ret)
  83. return ret;
  84. return gpio;
  85. }
  86. #endif
  87. static unsigned char mmc_board_init(struct mmc *mmc)
  88. {
  89. #if defined(CONFIG_OMAP34XX)
  90. t2_t *t2_base = (t2_t *)T2_BASE;
  91. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  92. u32 pbias_lite;
  93. pbias_lite = readl(&t2_base->pbias_lite);
  94. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  95. #ifdef CONFIG_TARGET_OMAP3_CAIRO
  96. /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
  97. pbias_lite &= ~PBIASLITEVMODE0;
  98. #endif
  99. writel(pbias_lite, &t2_base->pbias_lite);
  100. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  101. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  102. &t2_base->pbias_lite);
  103. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  104. &t2_base->devconf0);
  105. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  106. &t2_base->devconf1);
  107. /* Change from default of 52MHz to 26MHz if necessary */
  108. if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
  109. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  110. &t2_base->ctl_prog_io1);
  111. writel(readl(&prcm_base->fclken1_core) |
  112. EN_MMC1 | EN_MMC2 | EN_MMC3,
  113. &prcm_base->fclken1_core);
  114. writel(readl(&prcm_base->iclken1_core) |
  115. EN_MMC1 | EN_MMC2 | EN_MMC3,
  116. &prcm_base->iclken1_core);
  117. #endif
  118. #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
  119. /* PBIAS config needed for MMC1 only */
  120. if (mmc->block_dev.devnum == 0)
  121. vmmc_pbias_config(LDO_VOLT_3V0);
  122. #endif
  123. return 0;
  124. }
  125. void mmc_init_stream(struct hsmmc *mmc_base)
  126. {
  127. ulong start;
  128. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  129. writel(MMC_CMD0, &mmc_base->cmd);
  130. start = get_timer(0);
  131. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  132. if (get_timer(0) - start > MAX_RETRY_MS) {
  133. printf("%s: timedout waiting for cc!\n", __func__);
  134. return;
  135. }
  136. }
  137. writel(CC_MASK, &mmc_base->stat)
  138. ;
  139. writel(MMC_CMD0, &mmc_base->cmd)
  140. ;
  141. start = get_timer(0);
  142. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  143. if (get_timer(0) - start > MAX_RETRY_MS) {
  144. printf("%s: timedout waiting for cc2!\n", __func__);
  145. return;
  146. }
  147. }
  148. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  149. }
  150. static int omap_hsmmc_init_setup(struct mmc *mmc)
  151. {
  152. struct hsmmc *mmc_base;
  153. unsigned int reg_val;
  154. unsigned int dsor;
  155. ulong start;
  156. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  157. mmc_board_init(mmc);
  158. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  159. &mmc_base->sysconfig);
  160. start = get_timer(0);
  161. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  162. if (get_timer(0) - start > MAX_RETRY_MS) {
  163. printf("%s: timedout waiting for cc2!\n", __func__);
  164. return -ETIMEDOUT;
  165. }
  166. }
  167. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  168. start = get_timer(0);
  169. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  170. if (get_timer(0) - start > MAX_RETRY_MS) {
  171. printf("%s: timedout waiting for softresetall!\n",
  172. __func__);
  173. return -ETIMEDOUT;
  174. }
  175. }
  176. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  177. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  178. &mmc_base->capa);
  179. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  180. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  181. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  182. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  183. dsor = 240;
  184. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  185. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  186. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  187. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  188. start = get_timer(0);
  189. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  190. if (get_timer(0) - start > MAX_RETRY_MS) {
  191. printf("%s: timedout waiting for ics!\n", __func__);
  192. return -ETIMEDOUT;
  193. }
  194. }
  195. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  196. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  197. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  198. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  199. &mmc_base->ie);
  200. mmc_init_stream(mmc_base);
  201. return 0;
  202. }
  203. /*
  204. * MMC controller internal finite state machine reset
  205. *
  206. * Used to reset command or data internal state machines, using respectively
  207. * SRC or SRD bit of SYSCTL register
  208. */
  209. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  210. {
  211. ulong start;
  212. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  213. /*
  214. * CMD(DAT) lines reset procedures are slightly different
  215. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  216. * According to OMAP3 TRM:
  217. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  218. * returns to 0x0.
  219. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  220. * procedure steps must be as follows:
  221. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  222. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  223. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  224. * 3. Wait until the SRC (SRD) bit returns to 0x0
  225. * (reset procedure is completed).
  226. */
  227. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  228. defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
  229. if (!(readl(&mmc_base->sysctl) & bit)) {
  230. start = get_timer(0);
  231. while (!(readl(&mmc_base->sysctl) & bit)) {
  232. if (get_timer(0) - start > MAX_RETRY_MS)
  233. return;
  234. }
  235. }
  236. #endif
  237. start = get_timer(0);
  238. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  239. if (get_timer(0) - start > MAX_RETRY_MS) {
  240. printf("%s: timedout waiting for sysctl %x to clear\n",
  241. __func__, bit);
  242. return;
  243. }
  244. }
  245. }
  246. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  247. struct mmc_data *data)
  248. {
  249. struct hsmmc *mmc_base;
  250. unsigned int flags, mmc_stat;
  251. ulong start;
  252. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  253. start = get_timer(0);
  254. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  255. if (get_timer(0) - start > MAX_RETRY_MS) {
  256. printf("%s: timedout waiting on cmd inhibit to clear\n",
  257. __func__);
  258. return -ETIMEDOUT;
  259. }
  260. }
  261. writel(0xFFFFFFFF, &mmc_base->stat);
  262. start = get_timer(0);
  263. while (readl(&mmc_base->stat)) {
  264. if (get_timer(0) - start > MAX_RETRY_MS) {
  265. printf("%s: timedout waiting for STAT (%x) to clear\n",
  266. __func__, readl(&mmc_base->stat));
  267. return -ETIMEDOUT;
  268. }
  269. }
  270. /*
  271. * CMDREG
  272. * CMDIDX[13:8] : Command index
  273. * DATAPRNT[5] : Data Present Select
  274. * ENCMDIDX[4] : Command Index Check Enable
  275. * ENCMDCRC[3] : Command CRC Check Enable
  276. * RSPTYP[1:0]
  277. * 00 = No Response
  278. * 01 = Length 136
  279. * 10 = Length 48
  280. * 11 = Length 48 Check busy after response
  281. */
  282. /* Delay added before checking the status of frq change
  283. * retry not supported by mmc.c(core file)
  284. */
  285. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  286. udelay(50000); /* wait 50 ms */
  287. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  288. flags = 0;
  289. else if (cmd->resp_type & MMC_RSP_136)
  290. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  291. else if (cmd->resp_type & MMC_RSP_BUSY)
  292. flags = RSP_TYPE_LGHT48B;
  293. else
  294. flags = RSP_TYPE_LGHT48;
  295. /* enable default flags */
  296. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  297. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  298. if (cmd->resp_type & MMC_RSP_CRC)
  299. flags |= CCCE_CHECK;
  300. if (cmd->resp_type & MMC_RSP_OPCODE)
  301. flags |= CICE_CHECK;
  302. if (data) {
  303. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  304. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  305. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  306. data->blocksize = 512;
  307. writel(data->blocksize | (data->blocks << 16),
  308. &mmc_base->blk);
  309. } else
  310. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  311. if (data->flags & MMC_DATA_READ)
  312. flags |= (DP_DATA | DDIR_READ);
  313. else
  314. flags |= (DP_DATA | DDIR_WRITE);
  315. }
  316. writel(cmd->cmdarg, &mmc_base->arg);
  317. udelay(20); /* To fix "No status update" error on eMMC */
  318. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  319. start = get_timer(0);
  320. do {
  321. mmc_stat = readl(&mmc_base->stat);
  322. if (get_timer(0) - start > MAX_RETRY_MS) {
  323. printf("%s : timeout: No status update\n", __func__);
  324. return -ETIMEDOUT;
  325. }
  326. } while (!mmc_stat);
  327. if ((mmc_stat & IE_CTO) != 0) {
  328. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  329. return -ETIMEDOUT;
  330. } else if ((mmc_stat & ERRI_MASK) != 0)
  331. return -1;
  332. if (mmc_stat & CC_MASK) {
  333. writel(CC_MASK, &mmc_base->stat);
  334. if (cmd->resp_type & MMC_RSP_PRESENT) {
  335. if (cmd->resp_type & MMC_RSP_136) {
  336. /* response type 2 */
  337. cmd->response[3] = readl(&mmc_base->rsp10);
  338. cmd->response[2] = readl(&mmc_base->rsp32);
  339. cmd->response[1] = readl(&mmc_base->rsp54);
  340. cmd->response[0] = readl(&mmc_base->rsp76);
  341. } else
  342. /* response types 1, 1b, 3, 4, 5, 6 */
  343. cmd->response[0] = readl(&mmc_base->rsp10);
  344. }
  345. }
  346. if (data && (data->flags & MMC_DATA_READ)) {
  347. mmc_read_data(mmc_base, data->dest,
  348. data->blocksize * data->blocks);
  349. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  350. mmc_write_data(mmc_base, data->src,
  351. data->blocksize * data->blocks);
  352. }
  353. return 0;
  354. }
  355. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  356. {
  357. unsigned int *output_buf = (unsigned int *)buf;
  358. unsigned int mmc_stat;
  359. unsigned int count;
  360. /*
  361. * Start Polled Read
  362. */
  363. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  364. count /= 4;
  365. while (size) {
  366. ulong start = get_timer(0);
  367. do {
  368. mmc_stat = readl(&mmc_base->stat);
  369. if (get_timer(0) - start > MAX_RETRY_MS) {
  370. printf("%s: timedout waiting for status!\n",
  371. __func__);
  372. return -ETIMEDOUT;
  373. }
  374. } while (mmc_stat == 0);
  375. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  376. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  377. if ((mmc_stat & ERRI_MASK) != 0)
  378. return 1;
  379. if (mmc_stat & BRR_MASK) {
  380. unsigned int k;
  381. writel(readl(&mmc_base->stat) | BRR_MASK,
  382. &mmc_base->stat);
  383. for (k = 0; k < count; k++) {
  384. *output_buf = readl(&mmc_base->data);
  385. output_buf++;
  386. }
  387. size -= (count*4);
  388. }
  389. if (mmc_stat & BWR_MASK)
  390. writel(readl(&mmc_base->stat) | BWR_MASK,
  391. &mmc_base->stat);
  392. if (mmc_stat & TC_MASK) {
  393. writel(readl(&mmc_base->stat) | TC_MASK,
  394. &mmc_base->stat);
  395. break;
  396. }
  397. }
  398. return 0;
  399. }
  400. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  401. unsigned int size)
  402. {
  403. unsigned int *input_buf = (unsigned int *)buf;
  404. unsigned int mmc_stat;
  405. unsigned int count;
  406. /*
  407. * Start Polled Write
  408. */
  409. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  410. count /= 4;
  411. while (size) {
  412. ulong start = get_timer(0);
  413. do {
  414. mmc_stat = readl(&mmc_base->stat);
  415. if (get_timer(0) - start > MAX_RETRY_MS) {
  416. printf("%s: timedout waiting for status!\n",
  417. __func__);
  418. return -ETIMEDOUT;
  419. }
  420. } while (mmc_stat == 0);
  421. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  422. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  423. if ((mmc_stat & ERRI_MASK) != 0)
  424. return 1;
  425. if (mmc_stat & BWR_MASK) {
  426. unsigned int k;
  427. writel(readl(&mmc_base->stat) | BWR_MASK,
  428. &mmc_base->stat);
  429. for (k = 0; k < count; k++) {
  430. writel(*input_buf, &mmc_base->data);
  431. input_buf++;
  432. }
  433. size -= (count*4);
  434. }
  435. if (mmc_stat & BRR_MASK)
  436. writel(readl(&mmc_base->stat) | BRR_MASK,
  437. &mmc_base->stat);
  438. if (mmc_stat & TC_MASK) {
  439. writel(readl(&mmc_base->stat) | TC_MASK,
  440. &mmc_base->stat);
  441. break;
  442. }
  443. }
  444. return 0;
  445. }
  446. static int omap_hsmmc_set_ios(struct mmc *mmc)
  447. {
  448. struct hsmmc *mmc_base;
  449. unsigned int dsor = 0;
  450. ulong start;
  451. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  452. /* configue bus width */
  453. switch (mmc->bus_width) {
  454. case 8:
  455. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  456. &mmc_base->con);
  457. break;
  458. case 4:
  459. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  460. &mmc_base->con);
  461. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  462. &mmc_base->hctl);
  463. break;
  464. case 1:
  465. default:
  466. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  467. &mmc_base->con);
  468. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  469. &mmc_base->hctl);
  470. break;
  471. }
  472. /* configure clock with 96Mhz system clock.
  473. */
  474. if (mmc->clock != 0) {
  475. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  476. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  477. dsor++;
  478. }
  479. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  480. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  481. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  482. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  483. start = get_timer(0);
  484. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  485. if (get_timer(0) - start > MAX_RETRY_MS) {
  486. printf("%s: timedout waiting for ics!\n", __func__);
  487. return -ETIMEDOUT;
  488. }
  489. }
  490. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  491. return 0;
  492. }
  493. #ifdef OMAP_HSMMC_USE_GPIO
  494. #ifdef CONFIG_DM_MMC
  495. static int omap_hsmmc_getcd(struct mmc *mmc)
  496. {
  497. struct omap_hsmmc_data *priv = mmc->priv;
  498. int value;
  499. value = dm_gpio_get_value(&priv->cd_gpio);
  500. /* if no CD return as 1 */
  501. if (value < 0)
  502. return 1;
  503. if (priv->cd_inverted)
  504. return !value;
  505. return value;
  506. }
  507. static int omap_hsmmc_getwp(struct mmc *mmc)
  508. {
  509. struct omap_hsmmc_data *priv = mmc->priv;
  510. int value;
  511. value = dm_gpio_get_value(&priv->wp_gpio);
  512. /* if no WP return as 0 */
  513. if (value < 0)
  514. return 0;
  515. return value;
  516. }
  517. #else
  518. static int omap_hsmmc_getcd(struct mmc *mmc)
  519. {
  520. struct omap_hsmmc_data *priv_data = mmc->priv;
  521. int cd_gpio;
  522. /* if no CD return as 1 */
  523. cd_gpio = priv_data->cd_gpio;
  524. if (cd_gpio < 0)
  525. return 1;
  526. /* NOTE: assumes card detect signal is active-low */
  527. return !gpio_get_value(cd_gpio);
  528. }
  529. static int omap_hsmmc_getwp(struct mmc *mmc)
  530. {
  531. struct omap_hsmmc_data *priv_data = mmc->priv;
  532. int wp_gpio;
  533. /* if no WP return as 0 */
  534. wp_gpio = priv_data->wp_gpio;
  535. if (wp_gpio < 0)
  536. return 0;
  537. /* NOTE: assumes write protect signal is active-high */
  538. return gpio_get_value(wp_gpio);
  539. }
  540. #endif
  541. #endif
  542. static const struct mmc_ops omap_hsmmc_ops = {
  543. .send_cmd = omap_hsmmc_send_cmd,
  544. .set_ios = omap_hsmmc_set_ios,
  545. .init = omap_hsmmc_init_setup,
  546. #ifdef OMAP_HSMMC_USE_GPIO
  547. .getcd = omap_hsmmc_getcd,
  548. .getwp = omap_hsmmc_getwp,
  549. #endif
  550. };
  551. #ifndef CONFIG_DM_MMC
  552. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  553. int wp_gpio)
  554. {
  555. struct mmc *mmc;
  556. struct omap_hsmmc_data *priv_data;
  557. struct mmc_config *cfg;
  558. uint host_caps_val;
  559. priv_data = malloc(sizeof(*priv_data));
  560. if (priv_data == NULL)
  561. return -1;
  562. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  563. switch (dev_index) {
  564. case 0:
  565. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  566. break;
  567. #ifdef OMAP_HSMMC2_BASE
  568. case 1:
  569. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  570. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  571. defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
  572. defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
  573. defined(CONFIG_HSMMC2_8BIT)
  574. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  575. host_caps_val |= MMC_MODE_8BIT;
  576. #endif
  577. break;
  578. #endif
  579. #ifdef OMAP_HSMMC3_BASE
  580. case 2:
  581. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  582. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  583. /* Enable 8-bit interface for eMMC on DRA7XX */
  584. host_caps_val |= MMC_MODE_8BIT;
  585. #endif
  586. break;
  587. #endif
  588. default:
  589. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  590. return 1;
  591. }
  592. #ifdef OMAP_HSMMC_USE_GPIO
  593. /* on error gpio values are set to -1, which is what we want */
  594. priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  595. priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  596. #endif
  597. cfg = &priv_data->cfg;
  598. cfg->name = "OMAP SD/MMC";
  599. cfg->ops = &omap_hsmmc_ops;
  600. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  601. cfg->host_caps = host_caps_val & ~host_caps_mask;
  602. cfg->f_min = 400000;
  603. if (f_max != 0)
  604. cfg->f_max = f_max;
  605. else {
  606. if (cfg->host_caps & MMC_MODE_HS) {
  607. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  608. cfg->f_max = 52000000;
  609. else
  610. cfg->f_max = 26000000;
  611. } else
  612. cfg->f_max = 20000000;
  613. }
  614. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  615. #if defined(CONFIG_OMAP34XX)
  616. /*
  617. * Silicon revs 2.1 and older do not support multiblock transfers.
  618. */
  619. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  620. cfg->b_max = 1;
  621. #endif
  622. mmc = mmc_create(cfg, priv_data);
  623. if (mmc == NULL)
  624. return -1;
  625. return 0;
  626. }
  627. #else
  628. static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
  629. {
  630. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  631. const void *fdt = gd->fdt_blob;
  632. int node = dev_of_offset(dev);
  633. struct mmc_config *cfg;
  634. int val;
  635. priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *),
  636. MAP_NOCACHE);
  637. cfg = &priv->cfg;
  638. cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  639. val = fdtdec_get_int(fdt, node, "bus-width", -1);
  640. if (val < 0) {
  641. printf("error: bus-width property missing\n");
  642. return -ENOENT;
  643. }
  644. switch (val) {
  645. case 0x8:
  646. cfg->host_caps |= MMC_MODE_8BIT;
  647. case 0x4:
  648. cfg->host_caps |= MMC_MODE_4BIT;
  649. break;
  650. default:
  651. printf("error: invalid bus-width property\n");
  652. return -ENOENT;
  653. }
  654. cfg->f_min = 400000;
  655. cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
  656. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  657. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  658. #ifdef OMAP_HSMMC_USE_GPIO
  659. priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
  660. #endif
  661. return 0;
  662. }
  663. static int omap_hsmmc_probe(struct udevice *dev)
  664. {
  665. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  666. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  667. struct mmc_config *cfg;
  668. struct mmc *mmc;
  669. cfg = &priv->cfg;
  670. cfg->name = "OMAP SD/MMC";
  671. cfg->ops = &omap_hsmmc_ops;
  672. mmc = mmc_create(cfg, priv);
  673. if (mmc == NULL)
  674. return -1;
  675. #ifdef OMAP_HSMMC_USE_GPIO
  676. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  677. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  678. #endif
  679. mmc->dev = dev;
  680. upriv->mmc = mmc;
  681. return 0;
  682. }
  683. static const struct udevice_id omap_hsmmc_ids[] = {
  684. { .compatible = "ti,omap3-hsmmc" },
  685. { .compatible = "ti,omap4-hsmmc" },
  686. { .compatible = "ti,am33xx-hsmmc" },
  687. { }
  688. };
  689. U_BOOT_DRIVER(omap_hsmmc) = {
  690. .name = "omap_hsmmc",
  691. .id = UCLASS_MMC,
  692. .of_match = omap_hsmmc_ids,
  693. .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
  694. .probe = omap_hsmmc_probe,
  695. .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
  696. };
  697. #endif