sdram_ast2500.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright (C) 2012-2020 ASPEED Technology Inc.
  3. *
  4. * Copyright 2016 Google, Inc
  5. *
  6. * SPDX-License-Identifier: GPL-2.0
  7. */
  8. #include <common.h>
  9. #include <clk.h>
  10. #include <dm.h>
  11. #include <errno.h>
  12. #include <ram.h>
  13. #include <regmap.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/scu_ast2500.h>
  16. #include <asm/arch/sdram_ast2500.h>
  17. #include <asm/arch/wdt.h>
  18. #include <linux/err.h>
  19. #include <linux/kernel.h>
  20. #include <dt-bindings/clock/ast2500-scu.h>
  21. /* These configuration parameters are taken from Aspeed SDK */
  22. #define DDR4_MR46_MODE 0x08000000
  23. #define DDR4_MR5_MODE 0x400
  24. #define DDR4_MR13_MODE 0x101
  25. #define DDR4_MR02_MODE 0x410
  26. #define DDR4_TRFC 0x45457188
  27. #define PHY_CFG_SIZE 15
  28. static const u32 ddr4_ac_timing[3] = {0x63604e37, 0xe97afa99, 0x00019000};
  29. static const struct {
  30. u32 index[PHY_CFG_SIZE];
  31. u32 value[PHY_CFG_SIZE];
  32. } ddr4_phy_config = {
  33. .index = {0, 1, 3, 4, 5, 56, 57, 58, 59, 60, 61, 62, 36, 49, 50},
  34. .value = {
  35. 0x42492aae, 0x09002000, 0x55e00b0b, 0x20000000, 0x24,
  36. 0x03002900, 0x0e0000a0, 0x000e001c, 0x35b8c106, 0x08080607,
  37. 0x9b000900, 0x0e400a00, 0x00100008, 0x3c183c3c, 0x00631e0e,
  38. },
  39. };
  40. #define SDRAM_MAX_SIZE (1024 * 1024 * 1024)
  41. #define SDRAM_MIN_SIZE (128 * 1024 * 1024)
  42. DECLARE_GLOBAL_DATA_PTR;
  43. /*
  44. * Bandwidth configuration parameters for different SDRAM requests.
  45. * These are hardcoded settings taken from Aspeed SDK.
  46. */
  47. static const u32 ddr_max_grant_params[4] = {
  48. 0x88448844, 0x24422288, 0x22222222, 0x22222222
  49. };
  50. /*
  51. * These registers are not documented by Aspeed at all.
  52. * All writes and reads are taken pretty much as is from SDK.
  53. */
  54. struct ast2500_ddr_phy {
  55. u32 phy[117];
  56. };
  57. struct dram_info {
  58. struct ram_info info;
  59. struct clk ddr_clk;
  60. struct ast2500_sdrammc_regs *regs;
  61. struct ast2500_scu *scu;
  62. struct ast2500_ddr_phy *phy;
  63. ulong clock_rate;
  64. };
  65. static int ast2500_sdrammc_init_phy(struct ast2500_ddr_phy *phy)
  66. {
  67. writel(0, &phy->phy[2]);
  68. writel(0, &phy->phy[6]);
  69. writel(0, &phy->phy[8]);
  70. writel(0, &phy->phy[10]);
  71. writel(0, &phy->phy[12]);
  72. writel(0, &phy->phy[42]);
  73. writel(0, &phy->phy[44]);
  74. writel(0x86000000, &phy->phy[16]);
  75. writel(0x00008600, &phy->phy[17]);
  76. writel(0x80000000, &phy->phy[18]);
  77. writel(0x80808080, &phy->phy[19]);
  78. return 0;
  79. }
  80. static void ast2500_ddr_phy_init_process(struct dram_info *info)
  81. {
  82. struct ast2500_sdrammc_regs *regs = info->regs;
  83. writel(0, &regs->phy_ctrl[0]);
  84. writel(0x4040, &info->phy->phy[51]);
  85. writel(SDRAM_PHYCTRL0_NRST | SDRAM_PHYCTRL0_INIT, &regs->phy_ctrl[0]);
  86. while ((readl(&regs->phy_ctrl[0]) & SDRAM_PHYCTRL0_INIT))
  87. ;
  88. writel(SDRAM_PHYCTRL0_NRST | SDRAM_PHYCTRL0_AUTO_UPDATE,
  89. &regs->phy_ctrl[0]);
  90. }
  91. static void ast2500_sdrammc_set_vref(struct dram_info *info, u32 vref)
  92. {
  93. writel(0, &info->regs->phy_ctrl[0]);
  94. writel((vref << 8) | 0x6, &info->phy->phy[48]);
  95. ast2500_ddr_phy_init_process(info);
  96. }
  97. static int ast2500_ddr_cbr_test(struct dram_info *info)
  98. {
  99. struct ast2500_sdrammc_regs *regs = info->regs;
  100. int i;
  101. const u32 test_params = SDRAM_TEST_EN
  102. | SDRAM_TEST_ERRSTOP
  103. | SDRAM_TEST_TWO_MODES;
  104. int ret = 0;
  105. writel((1 << SDRAM_REFRESH_CYCLES_SHIFT) |
  106. (0x5c << SDRAM_REFRESH_PERIOD_SHIFT), &regs->refresh_timing);
  107. writel((0xfff << SDRAM_TEST_LEN_SHIFT), &regs->test_addr);
  108. writel(0xff00ff00, &regs->test_init_val);
  109. writel(SDRAM_TEST_EN | (SDRAM_TEST_MODE_RW << SDRAM_TEST_MODE_SHIFT) |
  110. SDRAM_TEST_ERRSTOP, &regs->ecc_test_ctrl);
  111. while (!(readl(&regs->ecc_test_ctrl) & SDRAM_TEST_DONE))
  112. ;
  113. if (readl(&regs->ecc_test_ctrl) & SDRAM_TEST_FAIL) {
  114. ret = -EIO;
  115. } else {
  116. for (i = 0; i <= SDRAM_TEST_GEN_MODE_MASK; ++i) {
  117. writel((i << SDRAM_TEST_GEN_MODE_SHIFT) | test_params,
  118. &regs->ecc_test_ctrl);
  119. while (!(readl(&regs->ecc_test_ctrl) & SDRAM_TEST_DONE))
  120. ;
  121. if (readl(&regs->ecc_test_ctrl) & SDRAM_TEST_FAIL) {
  122. ret = -EIO;
  123. break;
  124. }
  125. }
  126. }
  127. writel(0, &regs->refresh_timing);
  128. writel(0, &regs->ecc_test_ctrl);
  129. return ret;
  130. }
  131. static int ast2500_sdrammc_ddr4_calibrate_vref(struct dram_info *info)
  132. {
  133. int i;
  134. int vref_min = 0xff;
  135. int vref_max = 0;
  136. int range_size = 0;
  137. for (i = 1; i < 0x40; ++i) {
  138. int res;
  139. ast2500_sdrammc_set_vref(info, i);
  140. res = ast2500_ddr_cbr_test(info);
  141. if (res < 0) {
  142. if (range_size > 0)
  143. break;
  144. } else {
  145. ++range_size;
  146. vref_min = min(vref_min, i);
  147. vref_max = max(vref_max, i);
  148. }
  149. }
  150. /* Pick average setting */
  151. ast2500_sdrammc_set_vref(info, (vref_min + vref_max + 1) / 2);
  152. return 0;
  153. }
  154. static size_t ast2500_sdrammc_get_vga_mem_size(struct dram_info *info)
  155. {
  156. size_t vga_mem_size_base = 8 * 1024 * 1024;
  157. u32 vga_hwconf = (readl(&info->scu->hwstrap)
  158. >> SCU_HWSTRAP_VGAMEM_SHIFT)
  159. & SCU_HWSTRAP_VGAMEM_MASK;
  160. return vga_mem_size_base << vga_hwconf;
  161. }
  162. /*
  163. * Find out RAM size and save it in dram_info
  164. *
  165. * The procedure is taken from Aspeed SDK
  166. */
  167. static void ast2500_sdrammc_calc_size(struct dram_info *info)
  168. {
  169. /* The controller supports 128/256/512/1024 MB ram */
  170. size_t ram_size = SDRAM_MIN_SIZE;
  171. const int write_test_offset = 0x100000;
  172. u32 test_pattern = 0xdeadbeef;
  173. u32 cap_param = SDRAM_CONF_CAP_1024M;
  174. u32 refresh_timing_param = DDR4_TRFC;
  175. const u32 write_addr_base = CONFIG_SYS_SDRAM_BASE + write_test_offset;
  176. for (ram_size = SDRAM_MAX_SIZE; ram_size > SDRAM_MIN_SIZE;
  177. ram_size >>= 1) {
  178. writel(test_pattern, write_addr_base + (ram_size >> 1));
  179. test_pattern = (test_pattern >> 4) | (test_pattern << 28);
  180. }
  181. /* One last write to overwrite all wrapped values */
  182. writel(test_pattern, write_addr_base);
  183. /* Reset the pattern and see which value was really written */
  184. test_pattern = 0xdeadbeef;
  185. for (ram_size = SDRAM_MAX_SIZE; ram_size > SDRAM_MIN_SIZE;
  186. ram_size >>= 1) {
  187. if (readl(write_addr_base + (ram_size >> 1)) == test_pattern)
  188. break;
  189. --cap_param;
  190. refresh_timing_param >>= 8;
  191. test_pattern = (test_pattern >> 4) | (test_pattern << 28);
  192. }
  193. clrsetbits_le32(&info->regs->ac_timing[1],
  194. (SDRAM_AC_TRFC_MASK << SDRAM_AC_TRFC_SHIFT),
  195. ((refresh_timing_param & SDRAM_AC_TRFC_MASK)
  196. << SDRAM_AC_TRFC_SHIFT));
  197. info->info.base = CONFIG_SYS_SDRAM_BASE;
  198. info->info.size = ram_size - ast2500_sdrammc_get_vga_mem_size(info);
  199. clrsetbits_le32(&info->regs->config,
  200. (SDRAM_CONF_CAP_MASK << SDRAM_CONF_CAP_SHIFT),
  201. ((cap_param & SDRAM_CONF_CAP_MASK)
  202. << SDRAM_CONF_CAP_SHIFT));
  203. }
  204. static int ast2500_sdrammc_init_ddr4(struct dram_info *info)
  205. {
  206. int i;
  207. const u32 power_control = SDRAM_PCR_CKE_EN
  208. | (1 << SDRAM_PCR_CKE_DELAY_SHIFT)
  209. | (2 << SDRAM_PCR_TCKE_PW_SHIFT)
  210. | SDRAM_PCR_RESETN_DIS
  211. | SDRAM_PCR_RGAP_CTRL_EN | SDRAM_PCR_ODT_EN | SDRAM_PCR_ODT_EXT_EN;
  212. const u32 conf = (SDRAM_CONF_CAP_1024M << SDRAM_CONF_CAP_SHIFT)
  213. #ifdef CONFIG_DUALX8_RAM
  214. | SDRAM_CONF_DUALX8
  215. #endif
  216. | SDRAM_CONF_SCRAMBLE | SDRAM_CONF_SCRAMBLE_PAT2 | SDRAM_CONF_DDR4;
  217. int ret;
  218. writel(conf, &info->regs->config);
  219. for (i = 0; i < ARRAY_SIZE(ddr4_ac_timing); ++i)
  220. writel(ddr4_ac_timing[i], &info->regs->ac_timing[i]);
  221. writel(DDR4_MR46_MODE, &info->regs->mr46_mode_setting);
  222. writel(DDR4_MR5_MODE, &info->regs->mr5_mode_setting);
  223. writel(DDR4_MR02_MODE, &info->regs->mr02_mode_setting);
  224. writel(DDR4_MR13_MODE, &info->regs->mr13_mode_setting);
  225. for (i = 0; i < PHY_CFG_SIZE; ++i) {
  226. writel(ddr4_phy_config.value[i],
  227. &info->phy->phy[ddr4_phy_config.index[i]]);
  228. }
  229. writel(power_control, &info->regs->power_control);
  230. ast2500_ddr_phy_init_process(info);
  231. ret = ast2500_sdrammc_ddr4_calibrate_vref(info);
  232. if (ret < 0) {
  233. debug("Vref calibration failed!\n");
  234. return ret;
  235. }
  236. writel((1 << SDRAM_REFRESH_CYCLES_SHIFT)
  237. | SDRAM_REFRESH_ZQCS_EN | (0x2f << SDRAM_REFRESH_PERIOD_SHIFT),
  238. &info->regs->refresh_timing);
  239. setbits_le32(&info->regs->power_control,
  240. SDRAM_PCR_AUTOPWRDN_EN | SDRAM_PCR_ODT_AUTO_ON);
  241. ast2500_sdrammc_calc_size(info);
  242. setbits_le32(&info->regs->config, SDRAM_CONF_CACHE_INIT_EN);
  243. while (!(readl(&info->regs->config) & SDRAM_CONF_CACHE_INIT_DONE))
  244. ;
  245. setbits_le32(&info->regs->config, SDRAM_CONF_CACHE_EN);
  246. writel(SDRAM_MISC_DDR4_TREFRESH, &info->regs->misc_control);
  247. /* Enable all requests except video & display */
  248. writel(SDRAM_REQ_USB20_EHCI1
  249. | SDRAM_REQ_USB20_EHCI2
  250. | SDRAM_REQ_CPU
  251. | SDRAM_REQ_AHB2
  252. | SDRAM_REQ_AHB
  253. | SDRAM_REQ_MAC0
  254. | SDRAM_REQ_MAC1
  255. | SDRAM_REQ_PCIE
  256. | SDRAM_REQ_XDMA
  257. | SDRAM_REQ_ENCRYPTION
  258. | SDRAM_REQ_VIDEO_FLAG
  259. | SDRAM_REQ_VIDEO_LOW_PRI_WRITE
  260. | SDRAM_REQ_2D_RW
  261. | SDRAM_REQ_MEMCHECK, &info->regs->req_limit_mask);
  262. return 0;
  263. }
  264. static void ast2500_sdrammc_unlock(struct dram_info *info)
  265. {
  266. writel(SDRAM_UNLOCK_KEY, &info->regs->protection_key);
  267. while (!readl(&info->regs->protection_key))
  268. ;
  269. }
  270. static void ast2500_sdrammc_lock(struct dram_info *info)
  271. {
  272. writel(~SDRAM_UNLOCK_KEY, &info->regs->protection_key);
  273. while (readl(&info->regs->protection_key))
  274. ;
  275. }
  276. static int ast2500_sdrammc_probe(struct udevice *dev)
  277. {
  278. struct dram_info *priv = (struct dram_info *)dev_get_priv(dev);
  279. struct ast2500_sdrammc_regs *regs = priv->regs;
  280. int i;
  281. int ret = clk_get_by_index(dev, 0, &priv->ddr_clk);
  282. if (ret) {
  283. debug("DDR:No CLK\n");
  284. return ret;
  285. }
  286. priv->scu = ast_get_scu();
  287. if (IS_ERR(priv->scu)) {
  288. debug("%s(): can't get SCU\n", __func__);
  289. return PTR_ERR(priv->scu);
  290. }
  291. clk_set_rate(&priv->ddr_clk, priv->clock_rate);
  292. ret = ast_wdt_reset_masked(ast_get_wdt(0), WDT_RESET_SDRAM);
  293. if (ret) {
  294. debug("%s(): SDRAM reset failed\n", __func__);
  295. return ret;
  296. }
  297. ast2500_sdrammc_unlock(priv);
  298. writel(SDRAM_PCR_MREQI_DIS | SDRAM_PCR_RESETN_DIS,
  299. &regs->power_control);
  300. writel(SDRAM_VIDEO_UNLOCK_KEY, &regs->gm_protection_key);
  301. /* Mask all requests except CPU and AHB during PHY init */
  302. writel(~(SDRAM_REQ_CPU | SDRAM_REQ_AHB), &regs->req_limit_mask);
  303. for (i = 0; i < ARRAY_SIZE(ddr_max_grant_params); ++i)
  304. writel(ddr_max_grant_params[i], &regs->max_grant_len[i]);
  305. setbits_le32(&regs->intr_ctrl, SDRAM_ICR_RESET_ALL);
  306. ast2500_sdrammc_init_phy(priv->phy);
  307. if (readl(&priv->scu->hwstrap) & SCU_HWSTRAP_DDR4) {
  308. ast2500_sdrammc_init_ddr4(priv);
  309. } else {
  310. debug("Unsupported DRAM3\n");
  311. return -EINVAL;
  312. }
  313. clrbits_le32(&regs->intr_ctrl, SDRAM_ICR_RESET_ALL);
  314. ast2500_sdrammc_lock(priv);
  315. return 0;
  316. }
  317. static int ast2500_sdrammc_ofdata_to_platdata(struct udevice *dev)
  318. {
  319. struct dram_info *priv = dev_get_priv(dev);
  320. struct regmap *map;
  321. int ret;
  322. ret = regmap_init_mem(dev, &map);
  323. if (ret)
  324. return ret;
  325. priv->regs = regmap_get_range(map, 0);
  326. priv->phy = regmap_get_range(map, 1);
  327. priv->clock_rate = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
  328. "clock-frequency", 0);
  329. if (!priv->clock_rate) {
  330. debug("DDR Clock Rate not defined\n");
  331. return -EINVAL;
  332. }
  333. return 0;
  334. }
  335. static int ast2500_sdrammc_get_info(struct udevice *dev, struct ram_info *info)
  336. {
  337. struct dram_info *priv = dev_get_priv(dev);
  338. *info = priv->info;
  339. return 0;
  340. }
  341. static struct ram_ops ast2500_sdrammc_ops = {
  342. .get_info = ast2500_sdrammc_get_info,
  343. };
  344. static const struct udevice_id ast2500_sdrammc_ids[] = {
  345. { .compatible = "aspeed,ast2500-sdrammc" },
  346. { }
  347. };
  348. U_BOOT_DRIVER(sdrammc_ast2500) = {
  349. .name = "aspeed_ast2500_sdrammc",
  350. .id = UCLASS_RAM,
  351. .of_match = ast2500_sdrammc_ids,
  352. .ops = &ast2500_sdrammc_ops,
  353. .ofdata_to_platdata = ast2500_sdrammc_ofdata_to_platdata,
  354. .probe = ast2500_sdrammc_probe,
  355. .priv_auto_alloc_size = sizeof(struct dram_info),
  356. };