cpu.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code for the MPC825x / MPC826x / MPC827x / MPC828x
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * modified by
  30. * Wolfgang Denk <wd@denx.de>
  31. *
  32. * modified for 8260 by
  33. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  34. *
  35. * added 8260 masks by
  36. * Marius Groeger <mag@sysgo.de>
  37. *
  38. * added HiP7 (824x/827x/8280) processors support by
  39. * Yuli Barcohen <yuli@arabellasw.com>
  40. */
  41. #include <common.h>
  42. #include <watchdog.h>
  43. #include <command.h>
  44. #include <mpc8260.h>
  45. #include <asm/processor.h>
  46. #include <asm/cpm_8260.h>
  47. int checkcpu (void)
  48. {
  49. DECLARE_GLOBAL_DATA_PTR;
  50. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  51. ulong clock = gd->cpu_clk;
  52. uint pvr = get_pvr ();
  53. uint immr, rev, m, k;
  54. char buf[32];
  55. puts ("CPU: ");
  56. switch (pvr) {
  57. case PVR_8260:
  58. case PVR_8260_HIP3:
  59. k = 3;
  60. break;
  61. case PVR_8260_HIP4:
  62. k = 4;
  63. break;
  64. case PVR_8260_HIP7R1:
  65. case PVR_8260_HIP7RA:
  66. case PVR_8260_HIP7:
  67. k = 7;
  68. break;
  69. default:
  70. return -1; /* whoops! not an MPC8260 */
  71. }
  72. rev = pvr & 0xff;
  73. immr = immap->im_memctl.memc_immr;
  74. if ((immr & IMMR_ISB_MSK) != CFG_IMMR)
  75. return -1; /* whoops! someone moved the IMMR */
  76. printf (CPU_ID_STR " (HiP%d Rev %02x, Mask ", k, rev);
  77. /*
  78. * the bottom 16 bits of the immr are the Part Number and Mask Number
  79. * (4-34); the 16 bits at PROFF_REVNUM (0x8af0) in dual port ram is the
  80. * RISC Microcode Revision Number (13-10).
  81. * For the 8260, Motorola doesn't include the Microcode Revision
  82. * in the mask.
  83. */
  84. m = immr & (IMMR_PARTNUM_MSK | IMMR_MASKNUM_MSK);
  85. k = *((ushort *) & immap->im_dprambase[PROFF_REVNUM]);
  86. switch (m) {
  87. case 0x0000:
  88. puts ("0.2 2J24M");
  89. break;
  90. case 0x0010:
  91. puts ("A.0 K22A");
  92. break;
  93. case 0x0011:
  94. puts ("A.1 1K22A-XC");
  95. break;
  96. case 0x0001:
  97. puts ("B.1 1K23A");
  98. break;
  99. case 0x0021:
  100. puts ("B.2 2K23A-XC");
  101. break;
  102. case 0x0023:
  103. puts ("B.3 3K23A");
  104. break;
  105. case 0x0024:
  106. puts ("C.2 6K23A");
  107. break;
  108. case 0x0060:
  109. puts ("A.0(A) 2K25A");
  110. break;
  111. case 0x0062:
  112. puts ("B.1 4K25A");
  113. break;
  114. case 0x0064:
  115. puts ("C.0 5K25A");
  116. break;
  117. case 0x0A00:
  118. puts ("0.0 0K49M");
  119. break;
  120. case 0x0A01:
  121. puts ("0.1 1K49M");
  122. break;
  123. case 0x0A10:
  124. puts ("1.0 1K49M");
  125. break;
  126. case 0x0C00:
  127. puts ("0.0 0K50M");
  128. break;
  129. case 0x0C10:
  130. puts ("1.0 0K50M");
  131. break;
  132. case 0x0D00:
  133. puts ("0.0 0K50M");
  134. break;
  135. case 0x0D10:
  136. puts ("1.0 0K50M");
  137. break;
  138. default:
  139. printf ("unknown [immr=0x%04x,k=0x%04x]", m, k);
  140. break;
  141. }
  142. printf (") at %s MHz\n", strmhz (buf, clock));
  143. return 0;
  144. }
  145. /* ------------------------------------------------------------------------- */
  146. /* configures a UPM by writing into the UPM RAM array */
  147. /* uses bank 11 and a dummy physical address (=BRx_BA_MSK) */
  148. /* NOTE: the physical address chosen must not overlap into any other area */
  149. /* mapped by the memory controller because bank 11 has the lowest priority */
  150. void upmconfig (uint upm, uint * table, uint size)
  151. {
  152. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  153. volatile memctl8260_t *memctl = &immap->im_memctl;
  154. volatile uchar *dummy = (uchar *) BRx_BA_MSK; /* set all BA bits */
  155. uint i;
  156. /* first set up bank 11 to reference the correct UPM at a dummy address */
  157. memctl->memc_or11 = ORxU_AM_MSK; /* set all AM bits */
  158. switch (upm) {
  159. case UPMA:
  160. memctl->memc_br11 =
  161. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMA |
  162. BRx_V;
  163. memctl->memc_mamr = MxMR_OP_WARR;
  164. break;
  165. case UPMB:
  166. memctl->memc_br11 =
  167. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMB |
  168. BRx_V;
  169. memctl->memc_mbmr = MxMR_OP_WARR;
  170. break;
  171. case UPMC:
  172. memctl->memc_br11 =
  173. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMC |
  174. BRx_V;
  175. memctl->memc_mcmr = MxMR_OP_WARR;
  176. break;
  177. default:
  178. panic ("upmconfig passed invalid UPM number (%u)\n", upm);
  179. break;
  180. }
  181. /*
  182. * at this point, the dummy address is set up to access the selected UPM,
  183. * the MAD pointer is zero, and the MxMR OP is set for writing to RAM
  184. *
  185. * now we simply load the mdr with each word and poke the dummy address.
  186. * the MAD is incremented on each access.
  187. */
  188. for (i = 0; i < size; i++) {
  189. memctl->memc_mdr = table[i];
  190. *dummy = 0;
  191. }
  192. /* now kill bank 11 */
  193. memctl->memc_br11 = 0;
  194. }
  195. /* ------------------------------------------------------------------------- */
  196. int
  197. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  198. {
  199. ulong msr, addr;
  200. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  201. immap->im_clkrst.car_rmr = RMR_CSRE; /* Checkstop Reset enable */
  202. /* Interrupts and MMU off */
  203. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  204. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  205. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  206. /*
  207. * Trying to execute the next instruction at a non-existing address
  208. * should cause a machine check, resulting in reset
  209. */
  210. #ifdef CFG_RESET_ADDRESS
  211. addr = CFG_RESET_ADDRESS;
  212. #else
  213. /*
  214. * note: when CFG_MONITOR_BASE points to a RAM address, CFG_MONITOR_BASE
  215. * - sizeof (ulong) is usually a valid address. Better pick an address
  216. * known to be invalid on your system and assign it to CFG_RESET_ADDRESS.
  217. */
  218. addr = CFG_MONITOR_BASE - sizeof (ulong);
  219. #endif
  220. ((void (*)(void)) addr) ();
  221. return 1;
  222. }
  223. /* ------------------------------------------------------------------------- */
  224. /*
  225. * Get timebase clock frequency (like cpu_clk in Hz)
  226. *
  227. */
  228. unsigned long get_tbclk (void)
  229. {
  230. DECLARE_GLOBAL_DATA_PTR;
  231. ulong tbclk;
  232. tbclk = (gd->bus_clk + 3L) / 4L;
  233. return (tbclk);
  234. }
  235. /* ------------------------------------------------------------------------- */
  236. #if defined(CONFIG_WATCHDOG)
  237. void watchdog_reset (void)
  238. {
  239. int re_enable = disable_interrupts ();
  240. reset_8260_watchdog ((immap_t *) CFG_IMMR);
  241. if (re_enable)
  242. enable_interrupts ();
  243. }
  244. #endif /* CONFIG_WATCHDOG */
  245. /* ------------------------------------------------------------------------- */