clk_rk3036.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <syscon.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/cru_rk3036.h>
  14. #include <asm/arch/hardware.h>
  15. #include <dm/lists.h>
  16. #include <dt-bindings/clock/rk3036-cru.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. struct rk3036_clk_plat {
  19. enum rk_clk_id clk_id;
  20. };
  21. struct rk3036_clk_priv {
  22. struct rk3036_cru *cru;
  23. ulong rate;
  24. };
  25. enum {
  26. VCO_MAX_HZ = 2400U * 1000000,
  27. VCO_MIN_HZ = 600 * 1000000,
  28. OUTPUT_MAX_HZ = 2400U * 1000000,
  29. OUTPUT_MIN_HZ = 24 * 1000000,
  30. };
  31. #define RATE_TO_DIV(input_rate, output_rate) \
  32. ((input_rate) / (output_rate) - 1);
  33. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  34. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  35. .refdiv = _refdiv,\
  36. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  37. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\
  38. _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
  39. OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
  40. #hz "Hz cannot be hit with PLL "\
  41. "divisors on line " __stringify(__LINE__));
  42. /* use interge mode*/
  43. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 3, 1);
  44. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
  45. static inline unsigned int log2(unsigned int value)
  46. {
  47. return fls(value) - 1;
  48. }
  49. void *rockchip_get_cru(void)
  50. {
  51. struct udevice *dev;
  52. fdt_addr_t addr;
  53. int ret;
  54. ret = uclass_get_device(UCLASS_CLK, 0, &dev);
  55. if (ret)
  56. return ERR_PTR(ret);
  57. addr = dev_get_addr(dev);
  58. if (addr == FDT_ADDR_T_NONE)
  59. return ERR_PTR(-EINVAL);
  60. return (void *)addr;
  61. }
  62. static int rkclk_set_pll(struct rk3036_cru *cru, enum rk_clk_id clk_id,
  63. const struct pll_div *div)
  64. {
  65. int pll_id = rk_pll_id(clk_id);
  66. struct rk3036_pll *pll = &cru->pll[pll_id];
  67. /* All PLLs have same VCO and output frequency range restrictions. */
  68. uint vco_hz = OSC_HZ / 1000 * div->fbdiv / div->refdiv * 1000;
  69. uint output_hz = vco_hz / div->postdiv1 / div->postdiv2;
  70. debug("PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, postdiv2=%d,\
  71. vco=%u Hz, output=%u Hz\n",
  72. pll, div->fbdiv, div->refdiv, div->postdiv1,
  73. div->postdiv2, vco_hz, output_hz);
  74. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  75. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ);
  76. /* use interger mode */
  77. rk_clrreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);
  78. rk_clrsetreg(&pll->con0,
  79. PLL_POSTDIV1_MASK << PLL_POSTDIV1_SHIFT | PLL_FBDIV_MASK,
  80. (div->postdiv1 << PLL_POSTDIV1_SHIFT) | div->fbdiv);
  81. rk_clrsetreg(&pll->con1, PLL_POSTDIV2_MASK << PLL_POSTDIV2_SHIFT |
  82. PLL_REFDIV_MASK << PLL_REFDIV_SHIFT,
  83. (div->postdiv2 << PLL_POSTDIV2_SHIFT |
  84. div->refdiv << PLL_REFDIV_SHIFT));
  85. /* waiting for pll lock */
  86. while (readl(&pll->con1) & (1 << PLL_LOCK_STATUS_SHIFT))
  87. udelay(1);
  88. return 0;
  89. }
  90. static void rkclk_init(struct rk3036_cru *cru)
  91. {
  92. u32 aclk_div;
  93. u32 hclk_div;
  94. u32 pclk_div;
  95. /* pll enter slow-mode */
  96. rk_clrsetreg(&cru->cru_mode_con,
  97. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  98. APLL_MODE_MASK << APLL_MODE_SHIFT,
  99. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  100. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  101. /* init pll */
  102. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  103. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  104. /*
  105. * select apll as core clock pll source and
  106. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  107. * core hz : apll = 1:1
  108. */
  109. aclk_div = APLL_HZ / CORE_ACLK_HZ - 1;
  110. assert((aclk_div + 1) * CORE_ACLK_HZ == APLL_HZ && aclk_div < 0x7);
  111. pclk_div = APLL_HZ / CORE_PERI_HZ - 1;
  112. assert((pclk_div + 1) * CORE_PERI_HZ == APLL_HZ && pclk_div < 0xf);
  113. rk_clrsetreg(&cru->cru_clksel_con[0],
  114. CORE_CLK_PLL_SEL_MASK << CORE_CLK_PLL_SEL_SHIFT |
  115. CORE_DIV_CON_MASK << CORE_DIV_CON_SHIFT,
  116. CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
  117. 0 << CORE_DIV_CON_SHIFT);
  118. rk_clrsetreg(&cru->cru_clksel_con[1],
  119. CORE_ACLK_DIV_MASK << CORE_ACLK_DIV_SHIFT |
  120. CORE_PERI_DIV_MASK << CORE_PERI_DIV_SHIFT,
  121. aclk_div << CORE_ACLK_DIV_SHIFT |
  122. pclk_div << CORE_PERI_DIV_SHIFT);
  123. /*
  124. * select apll as cpu clock pll source and
  125. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  126. */
  127. aclk_div = APLL_HZ / CPU_ACLK_HZ - 1;
  128. assert((aclk_div + 1) * CPU_ACLK_HZ == APLL_HZ && aclk_div < 0x1f);
  129. pclk_div = APLL_HZ / CPU_PCLK_HZ - 1;
  130. assert((pclk_div + 1) * CPU_PCLK_HZ == APLL_HZ && pclk_div < 0x7);
  131. hclk_div = APLL_HZ / CPU_HCLK_HZ - 1;
  132. assert((hclk_div + 1) * CPU_HCLK_HZ == APLL_HZ && hclk_div < 0x3);
  133. rk_clrsetreg(&cru->cru_clksel_con[0],
  134. CPU_CLK_PLL_SEL_MASK << CPU_CLK_PLL_SEL_SHIFT |
  135. ACLK_CPU_DIV_MASK << ACLK_CPU_DIV_SHIFT,
  136. CPU_CLK_PLL_SEL_APLL << CPU_CLK_PLL_SEL_SHIFT |
  137. aclk_div << ACLK_CPU_DIV_SHIFT);
  138. rk_clrsetreg(&cru->cru_clksel_con[1],
  139. CPU_PCLK_DIV_MASK << CPU_PCLK_DIV_SHIFT |
  140. CPU_HCLK_DIV_MASK << CPU_HCLK_DIV_SHIFT,
  141. pclk_div << CPU_PCLK_DIV_SHIFT |
  142. hclk_div << CPU_HCLK_DIV_SHIFT);
  143. /*
  144. * select gpll as peri clock pll source and
  145. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  146. */
  147. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  148. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  149. hclk_div = log2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  150. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  151. PERI_ACLK_HZ && (pclk_div < 0x4));
  152. pclk_div = log2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  153. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  154. PERI_ACLK_HZ && pclk_div < 0x8);
  155. rk_clrsetreg(&cru->cru_clksel_con[10],
  156. PERI_PLL_SEL_MASK << PERI_PLL_SEL_SHIFT |
  157. PERI_PCLK_DIV_MASK << PERI_PCLK_DIV_SHIFT |
  158. PERI_HCLK_DIV_MASK << PERI_HCLK_DIV_SHIFT |
  159. PERI_ACLK_DIV_MASK << PERI_ACLK_DIV_SHIFT,
  160. PERI_PLL_GPLL << PERI_PLL_SEL_SHIFT |
  161. pclk_div << PERI_PCLK_DIV_SHIFT |
  162. hclk_div << PERI_HCLK_DIV_SHIFT |
  163. aclk_div << PERI_ACLK_DIV_SHIFT);
  164. /* PLL enter normal-mode */
  165. rk_clrsetreg(&cru->cru_mode_con,
  166. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  167. APLL_MODE_MASK << APLL_MODE_SHIFT,
  168. GPLL_MODE_NORM << GPLL_MODE_SHIFT |
  169. APLL_MODE_NORM << APLL_MODE_SHIFT);
  170. }
  171. /* Get pll rate by id */
  172. static uint32_t rkclk_pll_get_rate(struct rk3036_cru *cru,
  173. enum rk_clk_id clk_id)
  174. {
  175. uint32_t refdiv, fbdiv, postdiv1, postdiv2;
  176. uint32_t con;
  177. int pll_id = rk_pll_id(clk_id);
  178. struct rk3036_pll *pll = &cru->pll[pll_id];
  179. static u8 clk_shift[CLK_COUNT] = {
  180. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, 0xff,
  181. GPLL_MODE_SHIFT, 0xff
  182. };
  183. static u8 clk_mask[CLK_COUNT] = {
  184. 0xff, APLL_MODE_MASK, DPLL_MODE_MASK, 0xff,
  185. GPLL_MODE_MASK, 0xff
  186. };
  187. uint shift;
  188. uint mask;
  189. con = readl(&cru->cru_mode_con);
  190. shift = clk_shift[clk_id];
  191. mask = clk_mask[clk_id];
  192. switch ((con >> shift) & mask) {
  193. case GPLL_MODE_SLOW:
  194. return OSC_HZ;
  195. case GPLL_MODE_NORM:
  196. /* normal mode */
  197. con = readl(&pll->con0);
  198. postdiv1 = (con >> PLL_POSTDIV1_SHIFT) & PLL_POSTDIV1_MASK;
  199. fbdiv = (con >> PLL_FBDIV_SHIFT) & PLL_FBDIV_MASK;
  200. con = readl(&pll->con1);
  201. postdiv2 = (con >> PLL_POSTDIV2_SHIFT) & PLL_POSTDIV2_MASK;
  202. refdiv = (con >> PLL_REFDIV_SHIFT) & PLL_REFDIV_MASK;
  203. return (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
  204. case GPLL_MODE_DEEP:
  205. default:
  206. return 32768;
  207. }
  208. }
  209. static ulong rockchip_mmc_get_clk(struct rk3036_cru *cru, uint clk_general_rate,
  210. int periph)
  211. {
  212. uint src_rate;
  213. uint div, mux;
  214. u32 con;
  215. switch (periph) {
  216. case HCLK_EMMC:
  217. con = readl(&cru->cru_clksel_con[12]);
  218. mux = (con >> EMMC_PLL_SHIFT) & EMMC_PLL_MASK;
  219. div = (con >> EMMC_DIV_SHIFT) & EMMC_DIV_MASK;
  220. break;
  221. case HCLK_SDIO:
  222. con = readl(&cru->cru_clksel_con[12]);
  223. mux = (con >> MMC0_PLL_SHIFT) & MMC0_PLL_MASK;
  224. div = (con >> MMC0_DIV_SHIFT) & MMC0_DIV_MASK;
  225. break;
  226. default:
  227. return -EINVAL;
  228. }
  229. src_rate = mux == EMMC_SEL_24M ? OSC_HZ : clk_general_rate;
  230. return DIV_TO_RATE(src_rate, div);
  231. }
  232. static ulong rockchip_mmc_set_clk(struct rk3036_cru *cru, uint clk_general_rate,
  233. int periph, uint freq)
  234. {
  235. int src_clk_div;
  236. int mux;
  237. debug("%s: clk_general_rate=%u\n", __func__, clk_general_rate);
  238. /* mmc clock auto divide 2 in internal */
  239. src_clk_div = (clk_general_rate / 2 + freq - 1) / freq;
  240. if (src_clk_div > 0x7f) {
  241. src_clk_div = (OSC_HZ / 2 + freq - 1) / freq;
  242. mux = EMMC_SEL_24M;
  243. } else {
  244. mux = EMMC_SEL_GPLL;
  245. }
  246. switch (periph) {
  247. case HCLK_EMMC:
  248. rk_clrsetreg(&cru->cru_clksel_con[12],
  249. EMMC_PLL_MASK << EMMC_PLL_SHIFT |
  250. EMMC_DIV_MASK << EMMC_DIV_SHIFT,
  251. mux << EMMC_PLL_SHIFT |
  252. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  253. break;
  254. case HCLK_SDIO:
  255. rk_clrsetreg(&cru->cru_clksel_con[11],
  256. MMC0_PLL_MASK << MMC0_PLL_SHIFT |
  257. MMC0_DIV_MASK << MMC0_DIV_SHIFT,
  258. mux << MMC0_PLL_SHIFT |
  259. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  260. break;
  261. default:
  262. return -EINVAL;
  263. }
  264. return rockchip_mmc_get_clk(cru, clk_general_rate, periph);
  265. }
  266. static ulong rk3036_clk_get_rate(struct udevice *dev)
  267. {
  268. struct rk3036_clk_plat *plat = dev_get_platdata(dev);
  269. struct rk3036_clk_priv *priv = dev_get_priv(dev);
  270. debug("%s\n", dev->name);
  271. return rkclk_pll_get_rate(priv->cru, plat->clk_id);
  272. }
  273. static ulong rk3036_clk_set_rate(struct udevice *dev, ulong rate)
  274. {
  275. debug("%s\n", dev->name);
  276. return 0;
  277. }
  278. static ulong rk3036_set_periph_rate(struct udevice *dev, int periph, ulong rate)
  279. {
  280. struct rk3036_clk_priv *priv = dev_get_priv(dev);
  281. ulong new_rate;
  282. switch (periph) {
  283. case HCLK_EMMC:
  284. new_rate = rockchip_mmc_set_clk(priv->cru, clk_get_rate(dev),
  285. periph, rate);
  286. break;
  287. default:
  288. return -ENOENT;
  289. }
  290. return new_rate;
  291. }
  292. static struct clk_ops rk3036_clk_ops = {
  293. .get_rate = rk3036_clk_get_rate,
  294. .set_rate = rk3036_clk_set_rate,
  295. .set_periph_rate = rk3036_set_periph_rate,
  296. };
  297. static int rk3036_clk_probe(struct udevice *dev)
  298. {
  299. struct rk3036_clk_plat *plat = dev_get_platdata(dev);
  300. struct rk3036_clk_priv *priv = dev_get_priv(dev);
  301. if (plat->clk_id != CLK_OSC) {
  302. struct rk3036_clk_priv *parent_priv = dev_get_priv(dev->parent);
  303. priv->cru = parent_priv->cru;
  304. return 0;
  305. }
  306. priv->cru = (struct rk3036_cru *)dev_get_addr(dev);
  307. rkclk_init(priv->cru);
  308. return 0;
  309. }
  310. static const char *const clk_name[] = {
  311. "osc",
  312. "apll",
  313. "dpll",
  314. "cpll",
  315. "gpll",
  316. "mpll",
  317. };
  318. static int rk3036_clk_bind(struct udevice *dev)
  319. {
  320. struct rk3036_clk_plat *plat = dev_get_platdata(dev);
  321. int pll, ret;
  322. /* We only need to set up the root clock */
  323. if (dev->of_offset == -1) {
  324. plat->clk_id = CLK_OSC;
  325. return 0;
  326. }
  327. /* Create devices for P main clocks */
  328. for (pll = 1; pll < CLK_COUNT; pll++) {
  329. struct udevice *child;
  330. struct rk3036_clk_plat *cplat;
  331. debug("%s %s\n", __func__, clk_name[pll]);
  332. ret = device_bind_driver(dev, "clk_rk3036", clk_name[pll],
  333. &child);
  334. if (ret)
  335. return ret;
  336. cplat = dev_get_platdata(child);
  337. cplat->clk_id = pll;
  338. }
  339. /* The reset driver does not have a device node, so bind it here */
  340. ret = device_bind_driver(gd->dm_root, "rk3036_reset", "reset", &dev);
  341. if (ret)
  342. debug("Warning: No RK3036 reset driver: ret=%d\n", ret);
  343. return 0;
  344. }
  345. static const struct udevice_id rk3036_clk_ids[] = {
  346. { .compatible = "rockchip,rk3036-cru" },
  347. { }
  348. };
  349. U_BOOT_DRIVER(clk_rk3036) = {
  350. .name = "clk_rk3036",
  351. .id = UCLASS_CLK,
  352. .of_match = rk3036_clk_ids,
  353. .priv_auto_alloc_size = sizeof(struct rk3036_clk_priv),
  354. .platdata_auto_alloc_size = sizeof(struct rk3036_clk_plat),
  355. .ops = &rk3036_clk_ops,
  356. .bind = rk3036_clk_bind,
  357. .probe = rk3036_clk_probe,
  358. };