fsl_law.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _FSL_LAW_H_
  7. #define _FSL_LAW_H_
  8. #include <asm/io.h>
  9. #include <linux/log2.h>
  10. #define LAW_EN 0x80000000
  11. #define SET_LAW_ENTRY(idx, a, sz, trgt) \
  12. { .index = idx, .addr = a, .size = sz, .trgt_id = trgt }
  13. #define SET_LAW(a, sz, trgt) \
  14. { .index = -1, .addr = a, .size = sz, .trgt_id = trgt }
  15. enum law_size {
  16. LAW_SIZE_4K = 0xb,
  17. LAW_SIZE_8K,
  18. LAW_SIZE_16K,
  19. LAW_SIZE_32K,
  20. LAW_SIZE_64K,
  21. LAW_SIZE_128K,
  22. LAW_SIZE_256K,
  23. LAW_SIZE_512K,
  24. LAW_SIZE_1M,
  25. LAW_SIZE_2M,
  26. LAW_SIZE_4M,
  27. LAW_SIZE_8M,
  28. LAW_SIZE_16M,
  29. LAW_SIZE_32M,
  30. LAW_SIZE_64M,
  31. LAW_SIZE_128M,
  32. LAW_SIZE_256M,
  33. LAW_SIZE_512M,
  34. LAW_SIZE_1G,
  35. LAW_SIZE_2G,
  36. LAW_SIZE_4G,
  37. LAW_SIZE_8G,
  38. LAW_SIZE_16G,
  39. LAW_SIZE_32G,
  40. };
  41. #define law_size_bits(sz) (__ilog2_u64(sz) - 1)
  42. #define lawar_size(x) (1ULL << ((x & 0x3f) + 1))
  43. #ifdef CONFIG_FSL_CORENET
  44. enum law_trgt_if {
  45. LAW_TRGT_IF_PCIE_1 = 0x00,
  46. LAW_TRGT_IF_PCIE_2 = 0x01,
  47. LAW_TRGT_IF_PCIE_3 = 0x02,
  48. LAW_TRGT_IF_PCIE_4 = 0x03,
  49. LAW_TRGT_IF_RIO_1 = 0x08,
  50. LAW_TRGT_IF_RIO_2 = 0x09,
  51. LAW_TRGT_IF_DDR_1 = 0x10,
  52. LAW_TRGT_IF_DDR_2 = 0x11, /* 2nd controller */
  53. LAW_TRGT_IF_DDR_3 = 0x12,
  54. LAW_TRGT_IF_DDR_4 = 0x13,
  55. LAW_TRGT_IF_DDR_INTRLV = 0x14,
  56. LAW_TRGT_IF_DDR_INTLV_34 = 0x15,
  57. LAW_TRGT_IF_DDR_INTLV_123 = 0x17,
  58. LAW_TRGT_IF_DDR_INTLV_1234 = 0x16,
  59. LAW_TRGT_IF_BMAN = 0x18,
  60. LAW_TRGT_IF_DCSR = 0x1d,
  61. LAW_TRGT_IF_CCSR = 0x1e,
  62. LAW_TRGT_IF_LBC = 0x1f,
  63. LAW_TRGT_IF_QMAN = 0x3c,
  64. LAW_TRGT_IF_MAPLE = 0x50,
  65. };
  66. #define LAW_TRGT_IF_DDR LAW_TRGT_IF_DDR_1
  67. #define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
  68. #else
  69. enum law_trgt_if {
  70. LAW_TRGT_IF_PCI = 0x00,
  71. LAW_TRGT_IF_PCI_2 = 0x01,
  72. #ifndef CONFIG_MPC8641
  73. LAW_TRGT_IF_PCIE_1 = 0x02,
  74. #endif
  75. #if defined(CONFIG_BSC9131) || defined(CONFIG_BSC9132)
  76. LAW_TRGT_IF_OCN_DSP = 0x03,
  77. #else
  78. #if !defined(CONFIG_MPC8572) && !defined(CONFIG_P2020)
  79. LAW_TRGT_IF_PCIE_3 = 0x03,
  80. #endif
  81. #endif
  82. LAW_TRGT_IF_LBC = 0x04,
  83. LAW_TRGT_IF_CCSR = 0x08,
  84. LAW_TRGT_IF_DSP_CCSR = 0x09,
  85. LAW_TRGT_IF_PLATFORM_SRAM = 0x0a,
  86. LAW_TRGT_IF_DDR_INTRLV = 0x0b,
  87. LAW_TRGT_IF_RIO = 0x0c,
  88. #if defined(CONFIG_BSC9132)
  89. LAW_TRGT_IF_CLASS_DSP = 0x0d,
  90. #else
  91. LAW_TRGT_IF_RIO_2 = 0x0d,
  92. #endif
  93. LAW_TRGT_IF_DPAA_SWP_SRAM = 0x0e,
  94. LAW_TRGT_IF_DDR = 0x0f,
  95. LAW_TRGT_IF_DDR_2 = 0x16, /* 2nd controller */
  96. /* place holder for 3-way and 4-way interleaving */
  97. LAW_TRGT_IF_DDR_3,
  98. LAW_TRGT_IF_DDR_4,
  99. LAW_TRGT_IF_DDR_INTLV_34,
  100. LAW_TRGT_IF_DDR_INTLV_123,
  101. LAW_TRGT_IF_DDR_INTLV_1234,
  102. };
  103. #define LAW_TRGT_IF_DDR_1 LAW_TRGT_IF_DDR
  104. #define LAW_TRGT_IF_PCI_1 LAW_TRGT_IF_PCI
  105. #define LAW_TRGT_IF_PCIX LAW_TRGT_IF_PCI
  106. #define LAW_TRGT_IF_PCIE_2 LAW_TRGT_IF_PCI_2
  107. #define LAW_TRGT_IF_RIO_1 LAW_TRGT_IF_RIO
  108. #define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
  109. #ifdef CONFIG_MPC8641
  110. #define LAW_TRGT_IF_PCIE_1 LAW_TRGT_IF_PCI
  111. #endif
  112. #if defined(CONFIG_MPC8572) || defined(CONFIG_P2020)
  113. #define LAW_TRGT_IF_PCIE_3 LAW_TRGT_IF_PCI
  114. #endif
  115. #endif /* CONFIG_FSL_CORENET */
  116. struct law_entry {
  117. int index;
  118. phys_addr_t addr;
  119. enum law_size size;
  120. enum law_trgt_if trgt_id;
  121. };
  122. extern void set_law(u8 idx, phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
  123. extern int set_next_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
  124. extern int set_last_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
  125. extern int set_ddr_laws(u64 start, u64 sz, enum law_trgt_if id);
  126. extern struct law_entry find_law(phys_addr_t addr);
  127. extern void disable_law(u8 idx);
  128. extern void init_laws(void);
  129. extern void print_laws(void);
  130. /* define in board code */
  131. extern struct law_entry law_table[];
  132. extern int num_law_entries;
  133. #endif