emif.h 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /*
  2. * OMAP44xx EMIF header
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef _EMIF_H_
  13. #define _EMIF_H_
  14. #include <asm/types.h>
  15. #include <common.h>
  16. #include <asm/io.h>
  17. /* Base address */
  18. #define EMIF1_BASE 0x4c000000
  19. #define EMIF2_BASE 0x4d000000
  20. #define EMIF_4D 0x4
  21. #define EMIF_4D5 0x5
  22. /* Registers shifts, masks and values */
  23. /* EMIF_MOD_ID_REV */
  24. #define EMIF_REG_SCHEME_SHIFT 30
  25. #define EMIF_REG_SCHEME_MASK (0x3 << 30)
  26. #define EMIF_REG_MODULE_ID_SHIFT 16
  27. #define EMIF_REG_MODULE_ID_MASK (0xfff << 16)
  28. #define EMIF_REG_RTL_VERSION_SHIFT 11
  29. #define EMIF_REG_RTL_VERSION_MASK (0x1f << 11)
  30. #define EMIF_REG_MAJOR_REVISION_SHIFT 8
  31. #define EMIF_REG_MAJOR_REVISION_MASK (0x7 << 8)
  32. #define EMIF_REG_MINOR_REVISION_SHIFT 0
  33. #define EMIF_REG_MINOR_REVISION_MASK (0x3f << 0)
  34. /* STATUS */
  35. #define EMIF_REG_BE_SHIFT 31
  36. #define EMIF_REG_BE_MASK (1 << 31)
  37. #define EMIF_REG_DUAL_CLK_MODE_SHIFT 30
  38. #define EMIF_REG_DUAL_CLK_MODE_MASK (1 << 30)
  39. #define EMIF_REG_FAST_INIT_SHIFT 29
  40. #define EMIF_REG_FAST_INIT_MASK (1 << 29)
  41. #define EMIF_REG_LEVLING_TO_SHIFT 4
  42. #define EMIF_REG_LEVELING_TO_MASK (7 << 4)
  43. #define EMIF_REG_PHY_DLL_READY_SHIFT 2
  44. #define EMIF_REG_PHY_DLL_READY_MASK (1 << 2)
  45. /* SDRAM_CONFIG */
  46. #define EMIF_REG_SDRAM_TYPE_SHIFT 29
  47. #define EMIF_REG_SDRAM_TYPE_MASK (0x7 << 29)
  48. #define EMIF_REG_SDRAM_TYPE_DDR1 0
  49. #define EMIF_REG_SDRAM_TYPE_LPDDR1 1
  50. #define EMIF_REG_SDRAM_TYPE_DDR2 2
  51. #define EMIF_REG_SDRAM_TYPE_DDR3 3
  52. #define EMIF_REG_SDRAM_TYPE_LPDDR2_S4 4
  53. #define EMIF_REG_SDRAM_TYPE_LPDDR2_S2 5
  54. #define EMIF_REG_IBANK_POS_SHIFT 27
  55. #define EMIF_REG_IBANK_POS_MASK (0x3 << 27)
  56. #define EMIF_REG_DDR_TERM_SHIFT 24
  57. #define EMIF_REG_DDR_TERM_MASK (0x7 << 24)
  58. #define EMIF_REG_DDR2_DDQS_SHIFT 23
  59. #define EMIF_REG_DDR2_DDQS_MASK (1 << 23)
  60. #define EMIF_REG_DYN_ODT_SHIFT 21
  61. #define EMIF_REG_DYN_ODT_MASK (0x3 << 21)
  62. #define EMIF_REG_DDR_DISABLE_DLL_SHIFT 20
  63. #define EMIF_REG_DDR_DISABLE_DLL_MASK (1 << 20)
  64. #define EMIF_REG_SDRAM_DRIVE_SHIFT 18
  65. #define EMIF_REG_SDRAM_DRIVE_MASK (0x3 << 18)
  66. #define EMIF_REG_CWL_SHIFT 16
  67. #define EMIF_REG_CWL_MASK (0x3 << 16)
  68. #define EMIF_REG_NARROW_MODE_SHIFT 14
  69. #define EMIF_REG_NARROW_MODE_MASK (0x3 << 14)
  70. #define EMIF_REG_CL_SHIFT 10
  71. #define EMIF_REG_CL_MASK (0xf << 10)
  72. #define EMIF_REG_ROWSIZE_SHIFT 7
  73. #define EMIF_REG_ROWSIZE_MASK (0x7 << 7)
  74. #define EMIF_REG_IBANK_SHIFT 4
  75. #define EMIF_REG_IBANK_MASK (0x7 << 4)
  76. #define EMIF_REG_EBANK_SHIFT 3
  77. #define EMIF_REG_EBANK_MASK (1 << 3)
  78. #define EMIF_REG_PAGESIZE_SHIFT 0
  79. #define EMIF_REG_PAGESIZE_MASK (0x7 << 0)
  80. /* SDRAM_CONFIG_2 */
  81. #define EMIF_REG_CS1NVMEN_SHIFT 30
  82. #define EMIF_REG_CS1NVMEN_MASK (1 << 30)
  83. #define EMIF_REG_EBANK_POS_SHIFT 27
  84. #define EMIF_REG_EBANK_POS_MASK (1 << 27)
  85. #define EMIF_REG_RDBNUM_SHIFT 4
  86. #define EMIF_REG_RDBNUM_MASK (0x3 << 4)
  87. #define EMIF_REG_RDBSIZE_SHIFT 0
  88. #define EMIF_REG_RDBSIZE_MASK (0x7 << 0)
  89. /* SDRAM_REF_CTRL */
  90. #define EMIF_REG_INITREF_DIS_SHIFT 31
  91. #define EMIF_REG_INITREF_DIS_MASK (1 << 31)
  92. #define EMIF_REG_SRT_SHIFT 29
  93. #define EMIF_REG_SRT_MASK (1 << 29)
  94. #define EMIF_REG_ASR_SHIFT 28
  95. #define EMIF_REG_ASR_MASK (1 << 28)
  96. #define EMIF_REG_PASR_SHIFT 24
  97. #define EMIF_REG_PASR_MASK (0x7 << 24)
  98. #define EMIF_REG_REFRESH_RATE_SHIFT 0
  99. #define EMIF_REG_REFRESH_RATE_MASK (0xffff << 0)
  100. /* SDRAM_REF_CTRL_SHDW */
  101. #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT 0
  102. #define EMIF_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0)
  103. /* SDRAM_TIM_1 */
  104. #define EMIF_REG_T_RP_SHIFT 25
  105. #define EMIF_REG_T_RP_MASK (0xf << 25)
  106. #define EMIF_REG_T_RCD_SHIFT 21
  107. #define EMIF_REG_T_RCD_MASK (0xf << 21)
  108. #define EMIF_REG_T_WR_SHIFT 17
  109. #define EMIF_REG_T_WR_MASK (0xf << 17)
  110. #define EMIF_REG_T_RAS_SHIFT 12
  111. #define EMIF_REG_T_RAS_MASK (0x1f << 12)
  112. #define EMIF_REG_T_RC_SHIFT 6
  113. #define EMIF_REG_T_RC_MASK (0x3f << 6)
  114. #define EMIF_REG_T_RRD_SHIFT 3
  115. #define EMIF_REG_T_RRD_MASK (0x7 << 3)
  116. #define EMIF_REG_T_WTR_SHIFT 0
  117. #define EMIF_REG_T_WTR_MASK (0x7 << 0)
  118. /* SDRAM_TIM_1_SHDW */
  119. #define EMIF_REG_T_RP_SHDW_SHIFT 25
  120. #define EMIF_REG_T_RP_SHDW_MASK (0xf << 25)
  121. #define EMIF_REG_T_RCD_SHDW_SHIFT 21
  122. #define EMIF_REG_T_RCD_SHDW_MASK (0xf << 21)
  123. #define EMIF_REG_T_WR_SHDW_SHIFT 17
  124. #define EMIF_REG_T_WR_SHDW_MASK (0xf << 17)
  125. #define EMIF_REG_T_RAS_SHDW_SHIFT 12
  126. #define EMIF_REG_T_RAS_SHDW_MASK (0x1f << 12)
  127. #define EMIF_REG_T_RC_SHDW_SHIFT 6
  128. #define EMIF_REG_T_RC_SHDW_MASK (0x3f << 6)
  129. #define EMIF_REG_T_RRD_SHDW_SHIFT 3
  130. #define EMIF_REG_T_RRD_SHDW_MASK (0x7 << 3)
  131. #define EMIF_REG_T_WTR_SHDW_SHIFT 0
  132. #define EMIF_REG_T_WTR_SHDW_MASK (0x7 << 0)
  133. /* SDRAM_TIM_2 */
  134. #define EMIF_REG_T_XP_SHIFT 28
  135. #define EMIF_REG_T_XP_MASK (0x7 << 28)
  136. #define EMIF_REG_T_ODT_SHIFT 25
  137. #define EMIF_REG_T_ODT_MASK (0x7 << 25)
  138. #define EMIF_REG_T_XSNR_SHIFT 16
  139. #define EMIF_REG_T_XSNR_MASK (0x1ff << 16)
  140. #define EMIF_REG_T_XSRD_SHIFT 6
  141. #define EMIF_REG_T_XSRD_MASK (0x3ff << 6)
  142. #define EMIF_REG_T_RTP_SHIFT 3
  143. #define EMIF_REG_T_RTP_MASK (0x7 << 3)
  144. #define EMIF_REG_T_CKE_SHIFT 0
  145. #define EMIF_REG_T_CKE_MASK (0x7 << 0)
  146. /* SDRAM_TIM_2_SHDW */
  147. #define EMIF_REG_T_XP_SHDW_SHIFT 28
  148. #define EMIF_REG_T_XP_SHDW_MASK (0x7 << 28)
  149. #define EMIF_REG_T_ODT_SHDW_SHIFT 25
  150. #define EMIF_REG_T_ODT_SHDW_MASK (0x7 << 25)
  151. #define EMIF_REG_T_XSNR_SHDW_SHIFT 16
  152. #define EMIF_REG_T_XSNR_SHDW_MASK (0x1ff << 16)
  153. #define EMIF_REG_T_XSRD_SHDW_SHIFT 6
  154. #define EMIF_REG_T_XSRD_SHDW_MASK (0x3ff << 6)
  155. #define EMIF_REG_T_RTP_SHDW_SHIFT 3
  156. #define EMIF_REG_T_RTP_SHDW_MASK (0x7 << 3)
  157. #define EMIF_REG_T_CKE_SHDW_SHIFT 0
  158. #define EMIF_REG_T_CKE_SHDW_MASK (0x7 << 0)
  159. /* SDRAM_TIM_3 */
  160. #define EMIF_REG_T_CKESR_SHIFT 21
  161. #define EMIF_REG_T_CKESR_MASK (0x7 << 21)
  162. #define EMIF_REG_ZQ_ZQCS_SHIFT 15
  163. #define EMIF_REG_ZQ_ZQCS_MASK (0x3f << 15)
  164. #define EMIF_REG_T_TDQSCKMAX_SHIFT 13
  165. #define EMIF_REG_T_TDQSCKMAX_MASK (0x3 << 13)
  166. #define EMIF_REG_T_RFC_SHIFT 4
  167. #define EMIF_REG_T_RFC_MASK (0x1ff << 4)
  168. #define EMIF_REG_T_RAS_MAX_SHIFT 0
  169. #define EMIF_REG_T_RAS_MAX_MASK (0xf << 0)
  170. /* SDRAM_TIM_3_SHDW */
  171. #define EMIF_REG_T_CKESR_SHDW_SHIFT 21
  172. #define EMIF_REG_T_CKESR_SHDW_MASK (0x7 << 21)
  173. #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT 15
  174. #define EMIF_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15)
  175. #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT 13
  176. #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13)
  177. #define EMIF_REG_T_RFC_SHDW_SHIFT 4
  178. #define EMIF_REG_T_RFC_SHDW_MASK (0x1ff << 4)
  179. #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT 0
  180. #define EMIF_REG_T_RAS_MAX_SHDW_MASK (0xf << 0)
  181. /* LPDDR2_NVM_TIM */
  182. #define EMIF_REG_NVM_T_XP_SHIFT 28
  183. #define EMIF_REG_NVM_T_XP_MASK (0x7 << 28)
  184. #define EMIF_REG_NVM_T_WTR_SHIFT 24
  185. #define EMIF_REG_NVM_T_WTR_MASK (0x7 << 24)
  186. #define EMIF_REG_NVM_T_RP_SHIFT 20
  187. #define EMIF_REG_NVM_T_RP_MASK (0xf << 20)
  188. #define EMIF_REG_NVM_T_WRA_SHIFT 16
  189. #define EMIF_REG_NVM_T_WRA_MASK (0xf << 16)
  190. #define EMIF_REG_NVM_T_RRD_SHIFT 8
  191. #define EMIF_REG_NVM_T_RRD_MASK (0xff << 8)
  192. #define EMIF_REG_NVM_T_RCDMIN_SHIFT 0
  193. #define EMIF_REG_NVM_T_RCDMIN_MASK (0xff << 0)
  194. /* LPDDR2_NVM_TIM_SHDW */
  195. #define EMIF_REG_NVM_T_XP_SHDW_SHIFT 28
  196. #define EMIF_REG_NVM_T_XP_SHDW_MASK (0x7 << 28)
  197. #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT 24
  198. #define EMIF_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24)
  199. #define EMIF_REG_NVM_T_RP_SHDW_SHIFT 20
  200. #define EMIF_REG_NVM_T_RP_SHDW_MASK (0xf << 20)
  201. #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT 16
  202. #define EMIF_REG_NVM_T_WRA_SHDW_MASK (0xf << 16)
  203. #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT 8
  204. #define EMIF_REG_NVM_T_RRD_SHDW_MASK (0xff << 8)
  205. #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT 0
  206. #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0)
  207. /* PWR_MGMT_CTRL */
  208. #define EMIF_REG_IDLEMODE_SHIFT 30
  209. #define EMIF_REG_IDLEMODE_MASK (0x3 << 30)
  210. #define EMIF_REG_PD_TIM_SHIFT 12
  211. #define EMIF_REG_PD_TIM_MASK (0xf << 12)
  212. #define EMIF_REG_DPD_EN_SHIFT 11
  213. #define EMIF_REG_DPD_EN_MASK (1 << 11)
  214. #define EMIF_REG_LP_MODE_SHIFT 8
  215. #define EMIF_REG_LP_MODE_MASK (0x7 << 8)
  216. #define EMIF_REG_SR_TIM_SHIFT 4
  217. #define EMIF_REG_SR_TIM_MASK (0xf << 4)
  218. #define EMIF_REG_CS_TIM_SHIFT 0
  219. #define EMIF_REG_CS_TIM_MASK (0xf << 0)
  220. /* PWR_MGMT_CTRL_SHDW */
  221. #define EMIF_REG_PD_TIM_SHDW_SHIFT 12
  222. #define EMIF_REG_PD_TIM_SHDW_MASK (0xf << 12)
  223. #define EMIF_REG_SR_TIM_SHDW_SHIFT 4
  224. #define EMIF_REG_SR_TIM_SHDW_MASK (0xf << 4)
  225. #define EMIF_REG_CS_TIM_SHDW_SHIFT 0
  226. #define EMIF_REG_CS_TIM_SHDW_MASK (0xf << 0)
  227. /* LPDDR2_MODE_REG_DATA */
  228. #define EMIF_REG_VALUE_0_SHIFT 0
  229. #define EMIF_REG_VALUE_0_MASK (0x7f << 0)
  230. /* LPDDR2_MODE_REG_CFG */
  231. #define EMIF_REG_CS_SHIFT 31
  232. #define EMIF_REG_CS_MASK (1 << 31)
  233. #define EMIF_REG_REFRESH_EN_SHIFT 30
  234. #define EMIF_REG_REFRESH_EN_MASK (1 << 30)
  235. #define EMIF_REG_ADDRESS_SHIFT 0
  236. #define EMIF_REG_ADDRESS_MASK (0xff << 0)
  237. /* OCP_CONFIG */
  238. #define EMIF_REG_SYS_THRESH_MAX_SHIFT 24
  239. #define EMIF_REG_SYS_THRESH_MAX_MASK (0xf << 24)
  240. #define EMIF_REG_MPU_THRESH_MAX_SHIFT 20
  241. #define EMIF_REG_MPU_THRESH_MAX_MASK (0xf << 20)
  242. #define EMIF_REG_LL_THRESH_MAX_SHIFT 16
  243. #define EMIF_REG_LL_THRESH_MAX_MASK (0xf << 16)
  244. #define EMIF_REG_PR_OLD_COUNT_SHIFT 0
  245. #define EMIF_REG_PR_OLD_COUNT_MASK (0xff << 0)
  246. /* OCP_CFG_VAL_1 */
  247. #define EMIF_REG_SYS_BUS_WIDTH_SHIFT 30
  248. #define EMIF_REG_SYS_BUS_WIDTH_MASK (0x3 << 30)
  249. #define EMIF_REG_LL_BUS_WIDTH_SHIFT 28
  250. #define EMIF_REG_LL_BUS_WIDTH_MASK (0x3 << 28)
  251. #define EMIF_REG_WR_FIFO_DEPTH_SHIFT 8
  252. #define EMIF_REG_WR_FIFO_DEPTH_MASK (0xff << 8)
  253. #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT 0
  254. #define EMIF_REG_CMD_FIFO_DEPTH_MASK (0xff << 0)
  255. /* OCP_CFG_VAL_2 */
  256. #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT 16
  257. #define EMIF_REG_RREG_FIFO_DEPTH_MASK (0xff << 16)
  258. #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT 8
  259. #define EMIF_REG_RSD_FIFO_DEPTH_MASK (0xff << 8)
  260. #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT 0
  261. #define EMIF_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0)
  262. /* IODFT_TLGC */
  263. #define EMIF_REG_TLEC_SHIFT 16
  264. #define EMIF_REG_TLEC_MASK (0xffff << 16)
  265. #define EMIF_REG_MT_SHIFT 14
  266. #define EMIF_REG_MT_MASK (1 << 14)
  267. #define EMIF_REG_ACT_CAP_EN_SHIFT 13
  268. #define EMIF_REG_ACT_CAP_EN_MASK (1 << 13)
  269. #define EMIF_REG_OPG_LD_SHIFT 12
  270. #define EMIF_REG_OPG_LD_MASK (1 << 12)
  271. #define EMIF_REG_RESET_PHY_SHIFT 10
  272. #define EMIF_REG_RESET_PHY_MASK (1 << 10)
  273. #define EMIF_REG_MMS_SHIFT 8
  274. #define EMIF_REG_MMS_MASK (1 << 8)
  275. #define EMIF_REG_MC_SHIFT 4
  276. #define EMIF_REG_MC_MASK (0x3 << 4)
  277. #define EMIF_REG_PC_SHIFT 1
  278. #define EMIF_REG_PC_MASK (0x7 << 1)
  279. #define EMIF_REG_TM_SHIFT 0
  280. #define EMIF_REG_TM_MASK (1 << 0)
  281. /* IODFT_CTRL_MISR_RSLT */
  282. #define EMIF_REG_DQM_TLMR_SHIFT 16
  283. #define EMIF_REG_DQM_TLMR_MASK (0x3ff << 16)
  284. #define EMIF_REG_CTL_TLMR_SHIFT 0
  285. #define EMIF_REG_CTL_TLMR_MASK (0x7ff << 0)
  286. /* IODFT_ADDR_MISR_RSLT */
  287. #define EMIF_REG_ADDR_TLMR_SHIFT 0
  288. #define EMIF_REG_ADDR_TLMR_MASK (0x1fffff << 0)
  289. /* IODFT_DATA_MISR_RSLT_1 */
  290. #define EMIF_REG_DATA_TLMR_31_0_SHIFT 0
  291. #define EMIF_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0)
  292. /* IODFT_DATA_MISR_RSLT_2 */
  293. #define EMIF_REG_DATA_TLMR_63_32_SHIFT 0
  294. #define EMIF_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0)
  295. /* IODFT_DATA_MISR_RSLT_3 */
  296. #define EMIF_REG_DATA_TLMR_66_64_SHIFT 0
  297. #define EMIF_REG_DATA_TLMR_66_64_MASK (0x7 << 0)
  298. /* PERF_CNT_1 */
  299. #define EMIF_REG_COUNTER1_SHIFT 0
  300. #define EMIF_REG_COUNTER1_MASK (0xffffffff << 0)
  301. /* PERF_CNT_2 */
  302. #define EMIF_REG_COUNTER2_SHIFT 0
  303. #define EMIF_REG_COUNTER2_MASK (0xffffffff << 0)
  304. /* PERF_CNT_CFG */
  305. #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT 31
  306. #define EMIF_REG_CNTR2_MCONNID_EN_MASK (1 << 31)
  307. #define EMIF_REG_CNTR2_REGION_EN_SHIFT 30
  308. #define EMIF_REG_CNTR2_REGION_EN_MASK (1 << 30)
  309. #define EMIF_REG_CNTR2_CFG_SHIFT 16
  310. #define EMIF_REG_CNTR2_CFG_MASK (0xf << 16)
  311. #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT 15
  312. #define EMIF_REG_CNTR1_MCONNID_EN_MASK (1 << 15)
  313. #define EMIF_REG_CNTR1_REGION_EN_SHIFT 14
  314. #define EMIF_REG_CNTR1_REGION_EN_MASK (1 << 14)
  315. #define EMIF_REG_CNTR1_CFG_SHIFT 0
  316. #define EMIF_REG_CNTR1_CFG_MASK (0xf << 0)
  317. /* PERF_CNT_SEL */
  318. #define EMIF_REG_MCONNID2_SHIFT 24
  319. #define EMIF_REG_MCONNID2_MASK (0xff << 24)
  320. #define EMIF_REG_REGION_SEL2_SHIFT 16
  321. #define EMIF_REG_REGION_SEL2_MASK (0x3 << 16)
  322. #define EMIF_REG_MCONNID1_SHIFT 8
  323. #define EMIF_REG_MCONNID1_MASK (0xff << 8)
  324. #define EMIF_REG_REGION_SEL1_SHIFT 0
  325. #define EMIF_REG_REGION_SEL1_MASK (0x3 << 0)
  326. /* PERF_CNT_TIM */
  327. #define EMIF_REG_TOTAL_TIME_SHIFT 0
  328. #define EMIF_REG_TOTAL_TIME_MASK (0xffffffff << 0)
  329. /* READ_IDLE_CTRL */
  330. #define EMIF_REG_READ_IDLE_LEN_SHIFT 16
  331. #define EMIF_REG_READ_IDLE_LEN_MASK (0xf << 16)
  332. #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT 0
  333. #define EMIF_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0)
  334. /* READ_IDLE_CTRL_SHDW */
  335. #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT 16
  336. #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16)
  337. #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0
  338. #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0)
  339. /* IRQ_EOI */
  340. #define EMIF_REG_EOI_SHIFT 0
  341. #define EMIF_REG_EOI_MASK (1 << 0)
  342. /* IRQSTATUS_RAW_SYS */
  343. #define EMIF_REG_DNV_SYS_SHIFT 2
  344. #define EMIF_REG_DNV_SYS_MASK (1 << 2)
  345. #define EMIF_REG_TA_SYS_SHIFT 1
  346. #define EMIF_REG_TA_SYS_MASK (1 << 1)
  347. #define EMIF_REG_ERR_SYS_SHIFT 0
  348. #define EMIF_REG_ERR_SYS_MASK (1 << 0)
  349. /* IRQSTATUS_RAW_LL */
  350. #define EMIF_REG_DNV_LL_SHIFT 2
  351. #define EMIF_REG_DNV_LL_MASK (1 << 2)
  352. #define EMIF_REG_TA_LL_SHIFT 1
  353. #define EMIF_REG_TA_LL_MASK (1 << 1)
  354. #define EMIF_REG_ERR_LL_SHIFT 0
  355. #define EMIF_REG_ERR_LL_MASK (1 << 0)
  356. /* IRQSTATUS_SYS */
  357. /* IRQSTATUS_LL */
  358. /* IRQENABLE_SET_SYS */
  359. #define EMIF_REG_EN_DNV_SYS_SHIFT 2
  360. #define EMIF_REG_EN_DNV_SYS_MASK (1 << 2)
  361. #define EMIF_REG_EN_TA_SYS_SHIFT 1
  362. #define EMIF_REG_EN_TA_SYS_MASK (1 << 1)
  363. #define EMIF_REG_EN_ERR_SYS_SHIFT 0
  364. #define EMIF_REG_EN_ERR_SYS_MASK (1 << 0)
  365. /* IRQENABLE_SET_LL */
  366. #define EMIF_REG_EN_DNV_LL_SHIFT 2
  367. #define EMIF_REG_EN_DNV_LL_MASK (1 << 2)
  368. #define EMIF_REG_EN_TA_LL_SHIFT 1
  369. #define EMIF_REG_EN_TA_LL_MASK (1 << 1)
  370. #define EMIF_REG_EN_ERR_LL_SHIFT 0
  371. #define EMIF_REG_EN_ERR_LL_MASK (1 << 0)
  372. /* IRQENABLE_CLR_SYS */
  373. /* IRQENABLE_CLR_LL */
  374. /* ZQ_CONFIG */
  375. #define EMIF_REG_ZQ_CS1EN_SHIFT 31
  376. #define EMIF_REG_ZQ_CS1EN_MASK (1 << 31)
  377. #define EMIF_REG_ZQ_CS0EN_SHIFT 30
  378. #define EMIF_REG_ZQ_CS0EN_MASK (1 << 30)
  379. #define EMIF_REG_ZQ_DUALCALEN_SHIFT 29
  380. #define EMIF_REG_ZQ_DUALCALEN_MASK (1 << 29)
  381. #define EMIF_REG_ZQ_SFEXITEN_SHIFT 28
  382. #define EMIF_REG_ZQ_SFEXITEN_MASK (1 << 28)
  383. #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT 18
  384. #define EMIF_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18)
  385. #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT 16
  386. #define EMIF_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16)
  387. #define EMIF_REG_ZQ_REFINTERVAL_SHIFT 0
  388. #define EMIF_REG_ZQ_REFINTERVAL_MASK (0xffff << 0)
  389. /* TEMP_ALERT_CONFIG */
  390. #define EMIF_REG_TA_CS1EN_SHIFT 31
  391. #define EMIF_REG_TA_CS1EN_MASK (1 << 31)
  392. #define EMIF_REG_TA_CS0EN_SHIFT 30
  393. #define EMIF_REG_TA_CS0EN_MASK (1 << 30)
  394. #define EMIF_REG_TA_SFEXITEN_SHIFT 28
  395. #define EMIF_REG_TA_SFEXITEN_MASK (1 << 28)
  396. #define EMIF_REG_TA_DEVWDT_SHIFT 26
  397. #define EMIF_REG_TA_DEVWDT_MASK (0x3 << 26)
  398. #define EMIF_REG_TA_DEVCNT_SHIFT 24
  399. #define EMIF_REG_TA_DEVCNT_MASK (0x3 << 24)
  400. #define EMIF_REG_TA_REFINTERVAL_SHIFT 0
  401. #define EMIF_REG_TA_REFINTERVAL_MASK (0x3fffff << 0)
  402. /* OCP_ERR_LOG */
  403. #define EMIF_REG_MADDRSPACE_SHIFT 14
  404. #define EMIF_REG_MADDRSPACE_MASK (0x3 << 14)
  405. #define EMIF_REG_MBURSTSEQ_SHIFT 11
  406. #define EMIF_REG_MBURSTSEQ_MASK (0x7 << 11)
  407. #define EMIF_REG_MCMD_SHIFT 8
  408. #define EMIF_REG_MCMD_MASK (0x7 << 8)
  409. #define EMIF_REG_MCONNID_SHIFT 0
  410. #define EMIF_REG_MCONNID_MASK (0xff << 0)
  411. /* DDR_PHY_CTRL_1 */
  412. #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT 4
  413. #define EMIF_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4)
  414. #define EMIF_REG_READ_LATENCY_SHIFT 0
  415. #define EMIF_REG_READ_LATENCY_MASK (0xf << 0)
  416. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4
  417. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4)
  418. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12
  419. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12)
  420. /* DDR_PHY_CTRL_1_SHDW */
  421. #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4
  422. #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4)
  423. #define EMIF_REG_READ_LATENCY_SHDW_SHIFT 0
  424. #define EMIF_REG_READ_LATENCY_SHDW_MASK (0xf << 0)
  425. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4
  426. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4)
  427. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
  428. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12)
  429. /* DDR_PHY_CTRL_2 */
  430. #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT 0
  431. #define EMIF_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0)
  432. /*EMIF_READ_WRITE_LEVELING_CONTROL*/
  433. #define EMIF_REG_RDWRLVLFULL_START_SHIFT 31
  434. #define EMIF_REG_RDWRLVLFULL_START_MASK (1 << 31)
  435. #define EMIF_REG_RDWRLVLINC_PRE_SHIFT 24
  436. #define EMIF_REG_RDWRLVLINC_PRE_MASK (0x7F << 24)
  437. #define EMIF_REG_RDLVLINC_INT_SHIFT 16
  438. #define EMIF_REG_RDLVLINC_INT_MASK (0xFF << 16)
  439. #define EMIF_REG_RDLVLGATEINC_INT_SHIFT 8
  440. #define EMIF_REG_RDLVLGATEINC_INT_MASK (0xFF << 8)
  441. #define EMIF_REG_WRLVLINC_INT_SHIFT 0
  442. #define EMIF_REG_WRLVLINC_INT_MASK (0xFF << 0)
  443. /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
  444. #define EMIF_REG_RDWRLVL_EN_SHIFT 31
  445. #define EMIF_REG_RDWRLVL_EN_MASK (1 << 31)
  446. #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT 24
  447. #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK (0x7F << 24)
  448. #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT 16
  449. #define EMIF_REG_RDLVLINC_RMP_INT_MASK (0xFF << 16)
  450. #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT 8
  451. #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK (0xFF << 8)
  452. #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT 0
  453. #define EMIF_REG_WRLVLINC_RMP_INT_MASK (0xFF << 0)
  454. /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
  455. #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT 0
  456. #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK (0x1FFF << 0)
  457. /* EMIF_PHY_CTRL_36 */
  458. #define EMIF_REG_PHY_FIFO_WE_IN_MISALINED_CLR (1 << 8)
  459. #define PHY_RDDQS_RATIO_REGS 5
  460. #define PHY_FIFO_WE_SLAVE_RATIO_REGS 5
  461. #define PHY_REG_WR_DQ_SLAVE_RATIO_REGS 10
  462. /*Leveling Fields */
  463. #define DDR3_WR_LVL_INT 0x73
  464. #define DDR3_RD_LVL_INT 0x33
  465. #define DDR3_RD_LVL_GATE_INT 0x59
  466. #define RD_RW_LVL_INC_PRE 0x0
  467. #define DDR3_FULL_LVL (1 << EMIF_REG_RDWRLVL_EN_SHIFT)
  468. #define DDR3_INC_LVL ((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT) \
  469. | (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
  470. | (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT) \
  471. | (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
  472. #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES 0x0000C1A7
  473. #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES 0x000001A7
  474. #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7
  475. /* DMM */
  476. #define DMM_BASE 0x4E000040
  477. /* Memory Adapter */
  478. #define MA_BASE 0x482AF040
  479. /* DMM_LISA_MAP */
  480. #define EMIF_SYS_ADDR_SHIFT 24
  481. #define EMIF_SYS_ADDR_MASK (0xff << 24)
  482. #define EMIF_SYS_SIZE_SHIFT 20
  483. #define EMIF_SYS_SIZE_MASK (0x7 << 20)
  484. #define EMIF_SDRC_INTL_SHIFT 18
  485. #define EMIF_SDRC_INTL_MASK (0x3 << 18)
  486. #define EMIF_SDRC_ADDRSPC_SHIFT 16
  487. #define EMIF_SDRC_ADDRSPC_MASK (0x3 << 16)
  488. #define EMIF_SDRC_MAP_SHIFT 8
  489. #define EMIF_SDRC_MAP_MASK (0x3 << 8)
  490. #define EMIF_SDRC_ADDR_SHIFT 0
  491. #define EMIF_SDRC_ADDR_MASK (0xff << 0)
  492. /* DMM_LISA_MAP fields */
  493. #define DMM_SDRC_MAP_UNMAPPED 0
  494. #define DMM_SDRC_MAP_EMIF1_ONLY 1
  495. #define DMM_SDRC_MAP_EMIF2_ONLY 2
  496. #define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3
  497. #define DMM_SDRC_INTL_NONE 0
  498. #define DMM_SDRC_INTL_128B 1
  499. #define DMM_SDRC_INTL_256B 2
  500. #define DMM_SDRC_INTL_512 3
  501. #define DMM_SDRC_ADDR_SPC_SDRAM 0
  502. #define DMM_SDRC_ADDR_SPC_NVM 1
  503. #define DMM_SDRC_ADDR_SPC_INVALID 2
  504. #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\
  505. (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
  506. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
  507. (DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
  508. (CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
  509. #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\
  510. (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  511. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
  512. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
  513. #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\
  514. (DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  515. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
  516. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
  517. /* Trap for invalid TILER PAT entries */
  518. #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\
  519. (0 << EMIF_SDRC_ADDR_SHIFT) |\
  520. (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  521. (DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
  522. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
  523. (0xFF << EMIF_SYS_ADDR_SHIFT))
  524. #define EMIF_EXT_PHY_CTRL_TIMING_REG 0x5
  525. /* Reg mapping structure */
  526. struct emif_reg_struct {
  527. u32 emif_mod_id_rev;
  528. u32 emif_status;
  529. u32 emif_sdram_config;
  530. u32 emif_lpddr2_nvm_config;
  531. u32 emif_sdram_ref_ctrl;
  532. u32 emif_sdram_ref_ctrl_shdw;
  533. u32 emif_sdram_tim_1;
  534. u32 emif_sdram_tim_1_shdw;
  535. u32 emif_sdram_tim_2;
  536. u32 emif_sdram_tim_2_shdw;
  537. u32 emif_sdram_tim_3;
  538. u32 emif_sdram_tim_3_shdw;
  539. u32 emif_lpddr2_nvm_tim;
  540. u32 emif_lpddr2_nvm_tim_shdw;
  541. u32 emif_pwr_mgmt_ctrl;
  542. u32 emif_pwr_mgmt_ctrl_shdw;
  543. u32 emif_lpddr2_mode_reg_data;
  544. u32 padding1[1];
  545. u32 emif_lpddr2_mode_reg_data_es2;
  546. u32 padding11[1];
  547. u32 emif_lpddr2_mode_reg_cfg;
  548. u32 emif_l3_config;
  549. u32 emif_l3_cfg_val_1;
  550. u32 emif_l3_cfg_val_2;
  551. u32 emif_iodft_tlgc;
  552. u32 padding2[7];
  553. u32 emif_perf_cnt_1;
  554. u32 emif_perf_cnt_2;
  555. u32 emif_perf_cnt_cfg;
  556. u32 emif_perf_cnt_sel;
  557. u32 emif_perf_cnt_tim;
  558. u32 padding3;
  559. u32 emif_read_idlectrl;
  560. u32 emif_read_idlectrl_shdw;
  561. u32 padding4;
  562. u32 emif_irqstatus_raw_sys;
  563. u32 emif_irqstatus_raw_ll;
  564. u32 emif_irqstatus_sys;
  565. u32 emif_irqstatus_ll;
  566. u32 emif_irqenable_set_sys;
  567. u32 emif_irqenable_set_ll;
  568. u32 emif_irqenable_clr_sys;
  569. u32 emif_irqenable_clr_ll;
  570. u32 padding5;
  571. u32 emif_zq_config;
  572. u32 emif_temp_alert_config;
  573. u32 emif_l3_err_log;
  574. u32 emif_rd_wr_lvl_rmp_win;
  575. u32 emif_rd_wr_lvl_rmp_ctl;
  576. u32 emif_rd_wr_lvl_ctl;
  577. u32 padding6[1];
  578. u32 emif_ddr_phy_ctrl_1;
  579. u32 emif_ddr_phy_ctrl_1_shdw;
  580. u32 emif_ddr_phy_ctrl_2;
  581. u32 padding7[4];
  582. u32 emif_prio_class_serv_map;
  583. u32 emif_connect_id_serv_1_map;
  584. u32 emif_connect_id_serv_2_map;
  585. u32 padding8[5];
  586. u32 emif_rd_wr_exec_thresh;
  587. u32 emif_cos_config;
  588. u32 padding9[6];
  589. u32 emif_ddr_phy_status[28];
  590. u32 padding10[20];
  591. u32 emif_ddr_ext_phy_ctrl_1;
  592. u32 emif_ddr_ext_phy_ctrl_1_shdw;
  593. u32 emif_ddr_ext_phy_ctrl_2;
  594. u32 emif_ddr_ext_phy_ctrl_2_shdw;
  595. u32 emif_ddr_ext_phy_ctrl_3;
  596. u32 emif_ddr_ext_phy_ctrl_3_shdw;
  597. u32 emif_ddr_ext_phy_ctrl_4;
  598. u32 emif_ddr_ext_phy_ctrl_4_shdw;
  599. u32 emif_ddr_ext_phy_ctrl_5;
  600. u32 emif_ddr_ext_phy_ctrl_5_shdw;
  601. u32 emif_ddr_ext_phy_ctrl_6;
  602. u32 emif_ddr_ext_phy_ctrl_6_shdw;
  603. u32 emif_ddr_ext_phy_ctrl_7;
  604. u32 emif_ddr_ext_phy_ctrl_7_shdw;
  605. u32 emif_ddr_ext_phy_ctrl_8;
  606. u32 emif_ddr_ext_phy_ctrl_8_shdw;
  607. u32 emif_ddr_ext_phy_ctrl_9;
  608. u32 emif_ddr_ext_phy_ctrl_9_shdw;
  609. u32 emif_ddr_ext_phy_ctrl_10;
  610. u32 emif_ddr_ext_phy_ctrl_10_shdw;
  611. u32 emif_ddr_ext_phy_ctrl_11;
  612. u32 emif_ddr_ext_phy_ctrl_11_shdw;
  613. u32 emif_ddr_ext_phy_ctrl_12;
  614. u32 emif_ddr_ext_phy_ctrl_12_shdw;
  615. u32 emif_ddr_ext_phy_ctrl_13;
  616. u32 emif_ddr_ext_phy_ctrl_13_shdw;
  617. u32 emif_ddr_ext_phy_ctrl_14;
  618. u32 emif_ddr_ext_phy_ctrl_14_shdw;
  619. u32 emif_ddr_ext_phy_ctrl_15;
  620. u32 emif_ddr_ext_phy_ctrl_15_shdw;
  621. u32 emif_ddr_ext_phy_ctrl_16;
  622. u32 emif_ddr_ext_phy_ctrl_16_shdw;
  623. u32 emif_ddr_ext_phy_ctrl_17;
  624. u32 emif_ddr_ext_phy_ctrl_17_shdw;
  625. u32 emif_ddr_ext_phy_ctrl_18;
  626. u32 emif_ddr_ext_phy_ctrl_18_shdw;
  627. u32 emif_ddr_ext_phy_ctrl_19;
  628. u32 emif_ddr_ext_phy_ctrl_19_shdw;
  629. u32 emif_ddr_ext_phy_ctrl_20;
  630. u32 emif_ddr_ext_phy_ctrl_20_shdw;
  631. u32 emif_ddr_ext_phy_ctrl_21;
  632. u32 emif_ddr_ext_phy_ctrl_21_shdw;
  633. u32 emif_ddr_ext_phy_ctrl_22;
  634. u32 emif_ddr_ext_phy_ctrl_22_shdw;
  635. u32 emif_ddr_ext_phy_ctrl_23;
  636. u32 emif_ddr_ext_phy_ctrl_23_shdw;
  637. u32 emif_ddr_ext_phy_ctrl_24;
  638. u32 emif_ddr_ext_phy_ctrl_24_shdw;
  639. u32 emif_ddr_ext_phy_ctrl_25;
  640. u32 emif_ddr_ext_phy_ctrl_25_shdw;
  641. u32 emif_ddr_ext_phy_ctrl_26;
  642. u32 emif_ddr_ext_phy_ctrl_26_shdw;
  643. u32 emif_ddr_ext_phy_ctrl_27;
  644. u32 emif_ddr_ext_phy_ctrl_27_shdw;
  645. u32 emif_ddr_ext_phy_ctrl_28;
  646. u32 emif_ddr_ext_phy_ctrl_28_shdw;
  647. u32 emif_ddr_ext_phy_ctrl_29;
  648. u32 emif_ddr_ext_phy_ctrl_29_shdw;
  649. u32 emif_ddr_ext_phy_ctrl_30;
  650. u32 emif_ddr_ext_phy_ctrl_30_shdw;
  651. u32 emif_ddr_ext_phy_ctrl_31;
  652. u32 emif_ddr_ext_phy_ctrl_31_shdw;
  653. u32 emif_ddr_ext_phy_ctrl_32;
  654. u32 emif_ddr_ext_phy_ctrl_32_shdw;
  655. u32 emif_ddr_ext_phy_ctrl_33;
  656. u32 emif_ddr_ext_phy_ctrl_33_shdw;
  657. u32 emif_ddr_ext_phy_ctrl_34;
  658. u32 emif_ddr_ext_phy_ctrl_34_shdw;
  659. u32 emif_ddr_ext_phy_ctrl_35;
  660. u32 emif_ddr_ext_phy_ctrl_35_shdw;
  661. union {
  662. u32 emif_ddr_ext_phy_ctrl_36;
  663. u32 emif_ddr_fifo_misaligned_clear_1;
  664. };
  665. union {
  666. u32 emif_ddr_ext_phy_ctrl_36_shdw;
  667. u32 emif_ddr_fifo_misaligned_clear_2;
  668. };
  669. };
  670. struct dmm_lisa_map_regs {
  671. u32 dmm_lisa_map_0;
  672. u32 dmm_lisa_map_1;
  673. u32 dmm_lisa_map_2;
  674. u32 dmm_lisa_map_3;
  675. u8 is_ma_present;
  676. };
  677. #define CS0 0
  678. #define CS1 1
  679. /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
  680. #define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */
  681. /*
  682. * The period of DDR clk is represented as numerator and denominator for
  683. * better accuracy in integer based calculations. However, if the numerator
  684. * and denominator are very huge there may be chances of overflow in
  685. * calculations. So, as a trade-off keep denominator(and consequently
  686. * numerator) within a limit sacrificing some accuracy - but not much
  687. * If denominator and numerator are already small (such as at 400 MHz)
  688. * no adjustment is needed
  689. */
  690. #define EMIF_PERIOD_DEN_LIMIT 1000
  691. /*
  692. * Maximum number of different frequencies supported by EMIF driver
  693. * Determines the number of entries in the pointer array for register
  694. * cache
  695. */
  696. #define EMIF_MAX_NUM_FREQUENCIES 6
  697. /*
  698. * Indices into the Addressing Table array.
  699. * One entry each for all the different types of devices with different
  700. * addressing schemes
  701. */
  702. #define ADDR_TABLE_INDEX64M 0
  703. #define ADDR_TABLE_INDEX128M 1
  704. #define ADDR_TABLE_INDEX256M 2
  705. #define ADDR_TABLE_INDEX512M 3
  706. #define ADDR_TABLE_INDEX1GS4 4
  707. #define ADDR_TABLE_INDEX2GS4 5
  708. #define ADDR_TABLE_INDEX4G 6
  709. #define ADDR_TABLE_INDEX8G 7
  710. #define ADDR_TABLE_INDEX1GS2 8
  711. #define ADDR_TABLE_INDEX2GS2 9
  712. #define ADDR_TABLE_INDEXMAX 10
  713. /* Number of Row bits */
  714. #define ROW_9 0
  715. #define ROW_10 1
  716. #define ROW_11 2
  717. #define ROW_12 3
  718. #define ROW_13 4
  719. #define ROW_14 5
  720. #define ROW_15 6
  721. #define ROW_16 7
  722. /* Number of Column bits */
  723. #define COL_8 0
  724. #define COL_9 1
  725. #define COL_10 2
  726. #define COL_11 3
  727. #define COL_7 4 /*Not supported by OMAP included for completeness */
  728. /* Number of Banks*/
  729. #define BANKS1 0
  730. #define BANKS2 1
  731. #define BANKS4 2
  732. #define BANKS8 3
  733. /* Refresh rate in micro seconds x 10 */
  734. #define T_REFI_15_6 156
  735. #define T_REFI_7_8 78
  736. #define T_REFI_3_9 39
  737. #define EBANK_CS1_DIS 0
  738. #define EBANK_CS1_EN 1
  739. /* Read Latency used by the device at reset */
  740. #define RL_BOOT 3
  741. /* Read Latency for the highest frequency you want to use */
  742. #ifdef CONFIG_OMAP54XX
  743. #define RL_FINAL 8
  744. #else
  745. #define RL_FINAL 6
  746. #endif
  747. /* Interleaving policies at EMIF level- between banks and Chip Selects */
  748. #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0
  749. #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3
  750. /*
  751. * Interleaving policy to be used
  752. * Currently set to MAX interleaving for better performance
  753. */
  754. #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
  755. /* State of the core voltage:
  756. * This is important for some parameters such as read idle control and
  757. * ZQ calibration timings. Timings are much stricter when voltage ramp
  758. * is happening compared to when the voltage is stable.
  759. * We need to calculate two sets of values for these parameters and use
  760. * them accordingly
  761. */
  762. #define LPDDR2_VOLTAGE_STABLE 0
  763. #define LPDDR2_VOLTAGE_RAMPING 1
  764. /* Length of the forced read idle period in terms of cycles */
  765. #define EMIF_REG_READ_IDLE_LEN_VAL 5
  766. /* Interval between forced 'read idles' */
  767. /* To be used when voltage is changed for DPS/DVFS - 1us */
  768. #define READ_IDLE_INTERVAL_DVFS (1*1000)
  769. /*
  770. * To be used when voltage is not scaled except by Smart Reflex
  771. * 50us - or maximum value will do
  772. */
  773. #define READ_IDLE_INTERVAL_NORMAL (50*1000)
  774. /*
  775. * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
  776. * be enough. This shoule be enough also in the case when voltage is changing
  777. * due to smart-reflex.
  778. */
  779. #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000)
  780. /*
  781. * If voltage is changing due to DVFS ZQCS should be performed more
  782. * often(every 50us)
  783. */
  784. #define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50
  785. /* The interval between ZQCL commands as a multiple of ZQCS interval */
  786. #define REG_ZQ_ZQCL_MULT 4
  787. /* The interval between ZQINIT commands as a multiple of ZQCL interval */
  788. #define REG_ZQ_ZQINIT_MULT 3
  789. /* Enable ZQ Calibration on exiting Self-refresh */
  790. #define REG_ZQ_SFEXITEN_ENABLE 1
  791. /*
  792. * ZQ Calibration simultaneously on both chip-selects:
  793. * Needs one calibration resistor per CS
  794. * None of the boards that we know of have this capability
  795. * So disabled by default
  796. */
  797. #define REG_ZQ_DUALCALEN_DISABLE 0
  798. /*
  799. * Enable ZQ Calibration by default on CS0. If we are asked to program
  800. * the EMIF there will be something connected to CS0 for sure
  801. */
  802. #define REG_ZQ_CS0EN_ENABLE 1
  803. /* EMIF_PWR_MGMT_CTRL register */
  804. /* Low power modes */
  805. #define LP_MODE_DISABLE 0
  806. #define LP_MODE_CLOCK_STOP 1
  807. #define LP_MODE_SELF_REFRESH 2
  808. #define LP_MODE_PWR_DN 3
  809. /* REG_DPD_EN */
  810. #define DPD_DISABLE 0
  811. #define DPD_ENABLE 1
  812. /* Maximum delay before Low Power Modes */
  813. #define REG_CS_TIM 0x0
  814. #define REG_SR_TIM 0x0
  815. #define REG_PD_TIM 0x0
  816. /* EMIF_PWR_MGMT_CTRL register */
  817. #define EMIF_PWR_MGMT_CTRL (\
  818. ((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
  819. ((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
  820. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
  821. ((LP_MODE_DISABLE << EMIF_REG_LP_MODE_SHIFT)\
  822. & EMIF_REG_LP_MODE_MASK) |\
  823. ((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
  824. & EMIF_REG_DPD_EN_MASK))\
  825. #define EMIF_PWR_MGMT_CTRL_SHDW (\
  826. ((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
  827. & EMIF_REG_CS_TIM_SHDW_MASK) |\
  828. ((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
  829. & EMIF_REG_SR_TIM_SHDW_MASK) |\
  830. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
  831. & EMIF_REG_PD_TIM_SHDW_MASK))
  832. /* EMIF_L3_CONFIG register value */
  833. #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0 0x0A0000FF
  834. #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0 0x0A300000
  835. #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0 0x0A500000
  836. /*
  837. * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
  838. * All these fields have magic values dependent on frequency and
  839. * determined by PHY and DLL integration with EMIF. Setting the magic
  840. * values suggested by hw team.
  841. */
  842. #define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF
  843. #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41
  844. #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80
  845. #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF
  846. /*
  847. * MR1 value:
  848. * Burst length : 8
  849. * Burst type : sequential
  850. * Wrap : enabled
  851. * nWR : 3(default). EMIF does not do pre-charge.
  852. * : So nWR is don't care
  853. */
  854. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23
  855. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8 0xc3
  856. /* MR2 */
  857. #define MR2_RL3_WL1 1
  858. #define MR2_RL4_WL2 2
  859. #define MR2_RL5_WL2 3
  860. #define MR2_RL6_WL3 4
  861. /* MR10: ZQ calibration codes */
  862. #define MR10_ZQ_ZQCS 0x56
  863. #define MR10_ZQ_ZQCL 0xAB
  864. #define MR10_ZQ_ZQINIT 0xFF
  865. #define MR10_ZQ_ZQRESET 0xC3
  866. /* TEMP_ALERT_CONFIG */
  867. #define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */
  868. #define TEMP_ALERT_CONFIG_DEVCT_1 0
  869. #define TEMP_ALERT_CONFIG_DEVWDT_32 2
  870. /* MR16 value: refresh full array(no partial array self refresh) */
  871. #define MR16_REF_FULL_ARRAY 0
  872. /*
  873. * Maximum number of entries we keep in our array of timing tables
  874. * We need not keep all the speed bins supported by the device
  875. * We need to keep timing tables for only the speed bins that we
  876. * are interested in
  877. */
  878. #define MAX_NUM_SPEEDBINS 4
  879. /* LPDDR2 Densities */
  880. #define LPDDR2_DENSITY_64Mb 0
  881. #define LPDDR2_DENSITY_128Mb 1
  882. #define LPDDR2_DENSITY_256Mb 2
  883. #define LPDDR2_DENSITY_512Mb 3
  884. #define LPDDR2_DENSITY_1Gb 4
  885. #define LPDDR2_DENSITY_2Gb 5
  886. #define LPDDR2_DENSITY_4Gb 6
  887. #define LPDDR2_DENSITY_8Gb 7
  888. #define LPDDR2_DENSITY_16Gb 8
  889. #define LPDDR2_DENSITY_32Gb 9
  890. /* LPDDR2 type */
  891. #define LPDDR2_TYPE_S4 0
  892. #define LPDDR2_TYPE_S2 1
  893. #define LPDDR2_TYPE_NVM 2
  894. /* LPDDR2 IO width */
  895. #define LPDDR2_IO_WIDTH_32 0
  896. #define LPDDR2_IO_WIDTH_16 1
  897. #define LPDDR2_IO_WIDTH_8 2
  898. /* Mode register numbers */
  899. #define LPDDR2_MR0 0
  900. #define LPDDR2_MR1 1
  901. #define LPDDR2_MR2 2
  902. #define LPDDR2_MR3 3
  903. #define LPDDR2_MR4 4
  904. #define LPDDR2_MR5 5
  905. #define LPDDR2_MR6 6
  906. #define LPDDR2_MR7 7
  907. #define LPDDR2_MR8 8
  908. #define LPDDR2_MR9 9
  909. #define LPDDR2_MR10 10
  910. #define LPDDR2_MR11 11
  911. #define LPDDR2_MR16 16
  912. #define LPDDR2_MR17 17
  913. #define LPDDR2_MR18 18
  914. /* MR0 */
  915. #define LPDDR2_MR0_DAI_SHIFT 0
  916. #define LPDDR2_MR0_DAI_MASK 1
  917. #define LPDDR2_MR0_DI_SHIFT 1
  918. #define LPDDR2_MR0_DI_MASK (1 << 1)
  919. #define LPDDR2_MR0_DNVI_SHIFT 2
  920. #define LPDDR2_MR0_DNVI_MASK (1 << 2)
  921. /* MR4 */
  922. #define MR4_SDRAM_REF_RATE_SHIFT 0
  923. #define MR4_SDRAM_REF_RATE_MASK 7
  924. #define MR4_TUF_SHIFT 7
  925. #define MR4_TUF_MASK (1 << 7)
  926. /* MR4 SDRAM Refresh Rate field values */
  927. #define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0
  928. #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1
  929. #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2
  930. #define SDRAM_TEMP_NOMINAL 0x3
  931. #define SDRAM_TEMP_RESERVED_4 0x4
  932. #define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5
  933. #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6
  934. #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7
  935. #define LPDDR2_MANUFACTURER_SAMSUNG 1
  936. #define LPDDR2_MANUFACTURER_QIMONDA 2
  937. #define LPDDR2_MANUFACTURER_ELPIDA 3
  938. #define LPDDR2_MANUFACTURER_ETRON 4
  939. #define LPDDR2_MANUFACTURER_NANYA 5
  940. #define LPDDR2_MANUFACTURER_HYNIX 6
  941. #define LPDDR2_MANUFACTURER_MOSEL 7
  942. #define LPDDR2_MANUFACTURER_WINBOND 8
  943. #define LPDDR2_MANUFACTURER_ESMT 9
  944. #define LPDDR2_MANUFACTURER_SPANSION 11
  945. #define LPDDR2_MANUFACTURER_SST 12
  946. #define LPDDR2_MANUFACTURER_ZMOS 13
  947. #define LPDDR2_MANUFACTURER_INTEL 14
  948. #define LPDDR2_MANUFACTURER_NUMONYX 254
  949. #define LPDDR2_MANUFACTURER_MICRON 255
  950. /* MR8 register fields */
  951. #define MR8_TYPE_SHIFT 0x0
  952. #define MR8_TYPE_MASK 0x3
  953. #define MR8_DENSITY_SHIFT 0x2
  954. #define MR8_DENSITY_MASK (0xF << 0x2)
  955. #define MR8_IO_WIDTH_SHIFT 0x6
  956. #define MR8_IO_WIDTH_MASK (0x3 << 0x6)
  957. /* SDRAM TYPE */
  958. #define EMIF_SDRAM_TYPE_DDR2 0x2
  959. #define EMIF_SDRAM_TYPE_DDR3 0x3
  960. #define EMIF_SDRAM_TYPE_LPDDR2 0x4
  961. struct lpddr2_addressing {
  962. u8 num_banks;
  963. u8 t_REFI_us_x10;
  964. u8 row_sz[2]; /* One entry each for x32 and x16 */
  965. u8 col_sz[2]; /* One entry each for x32 and x16 */
  966. };
  967. /* Structure for timings from the DDR datasheet */
  968. struct lpddr2_ac_timings {
  969. u32 max_freq;
  970. u8 RL;
  971. u8 tRPab;
  972. u8 tRCD;
  973. u8 tWR;
  974. u8 tRASmin;
  975. u8 tRRD;
  976. u8 tWTRx2;
  977. u8 tXSR;
  978. u8 tXPx2;
  979. u8 tRFCab;
  980. u8 tRTPx2;
  981. u8 tCKE;
  982. u8 tCKESR;
  983. u8 tZQCS;
  984. u32 tZQCL;
  985. u32 tZQINIT;
  986. u8 tDQSCKMAXx2;
  987. u8 tRASmax;
  988. u8 tFAW;
  989. };
  990. /*
  991. * Min tCK values for some of the parameters:
  992. * If the calculated clock cycles for the respective parameter is
  993. * less than the corresponding min tCK value, we need to set the min
  994. * tCK value. This may happen at lower frequencies.
  995. */
  996. struct lpddr2_min_tck {
  997. u32 tRL;
  998. u32 tRP_AB;
  999. u32 tRCD;
  1000. u32 tWR;
  1001. u32 tRAS_MIN;
  1002. u32 tRRD;
  1003. u32 tWTR;
  1004. u32 tXP;
  1005. u32 tRTP;
  1006. u8 tCKE;
  1007. u32 tCKESR;
  1008. u32 tFAW;
  1009. };
  1010. struct lpddr2_device_details {
  1011. u8 type;
  1012. u8 density;
  1013. u8 io_width;
  1014. u8 manufacturer;
  1015. };
  1016. struct lpddr2_device_timings {
  1017. const struct lpddr2_ac_timings **ac_timings;
  1018. const struct lpddr2_min_tck *min_tck;
  1019. };
  1020. /* Details of the devices connected to each chip-select of an EMIF instance */
  1021. struct emif_device_details {
  1022. const struct lpddr2_device_details *cs0_device_details;
  1023. const struct lpddr2_device_details *cs1_device_details;
  1024. const struct lpddr2_device_timings *cs0_device_timings;
  1025. const struct lpddr2_device_timings *cs1_device_timings;
  1026. };
  1027. /*
  1028. * Structure containing shadow of important registers in EMIF
  1029. * The calculation function fills in this structure to be later used for
  1030. * initialization and DVFS
  1031. */
  1032. struct emif_regs {
  1033. u32 freq;
  1034. u32 sdram_config_init;
  1035. u32 sdram_config;
  1036. u32 sdram_config2;
  1037. u32 ref_ctrl;
  1038. u32 ref_ctrl_final;
  1039. u32 sdram_tim1;
  1040. u32 sdram_tim2;
  1041. u32 sdram_tim3;
  1042. u32 read_idle_ctrl;
  1043. u32 zq_config;
  1044. u32 temp_alert_config;
  1045. u32 emif_ddr_phy_ctlr_1_init;
  1046. u32 emif_ddr_phy_ctlr_1;
  1047. u32 emif_ddr_ext_phy_ctrl_1;
  1048. u32 emif_ddr_ext_phy_ctrl_2;
  1049. u32 emif_ddr_ext_phy_ctrl_3;
  1050. u32 emif_ddr_ext_phy_ctrl_4;
  1051. u32 emif_ddr_ext_phy_ctrl_5;
  1052. u32 emif_rd_wr_lvl_rmp_win;
  1053. u32 emif_rd_wr_lvl_rmp_ctl;
  1054. u32 emif_rd_wr_lvl_ctl;
  1055. u32 emif_rd_wr_exec_thresh;
  1056. u32 emif_prio_class_serv_map;
  1057. u32 emif_connect_id_serv_1_map;
  1058. u32 emif_connect_id_serv_2_map;
  1059. u32 emif_cos_config;
  1060. };
  1061. struct lpddr2_mr_regs {
  1062. s8 mr1;
  1063. s8 mr2;
  1064. s8 mr3;
  1065. s8 mr10;
  1066. s8 mr16;
  1067. };
  1068. struct read_write_regs {
  1069. u32 read_reg;
  1070. u32 write_reg;
  1071. };
  1072. static inline u32 get_emif_rev(u32 base)
  1073. {
  1074. struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
  1075. return (readl(&emif->emif_mod_id_rev) & EMIF_REG_MAJOR_REVISION_MASK)
  1076. >> EMIF_REG_MAJOR_REVISION_SHIFT;
  1077. }
  1078. /*
  1079. * Get SDRAM type connected to EMIF.
  1080. * Assuming similar SDRAM parts are connected to both EMIF's
  1081. * which is typically the case. So it is sufficient to get
  1082. * SDRAM type from EMIF1.
  1083. */
  1084. static inline u32 emif_sdram_type(u32 sdram_config)
  1085. {
  1086. return (sdram_config & EMIF_REG_SDRAM_TYPE_MASK)
  1087. >> EMIF_REG_SDRAM_TYPE_SHIFT;
  1088. }
  1089. /* assert macros */
  1090. #if defined(DEBUG)
  1091. #define emif_assert(c) ({ if (!(c)) for (;;); })
  1092. #else
  1093. #define emif_assert(c) ({ if (0) hang(); })
  1094. #endif
  1095. #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  1096. void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
  1097. void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
  1098. #else
  1099. struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
  1100. struct lpddr2_device_details *lpddr2_dev_details);
  1101. void emif_get_device_timings(u32 emif_nr,
  1102. const struct lpddr2_device_timings **cs0_device_timings,
  1103. const struct lpddr2_device_timings **cs1_device_timings);
  1104. #endif
  1105. void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
  1106. void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs);
  1107. #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  1108. extern u32 *const T_num;
  1109. extern u32 *const T_den;
  1110. #endif
  1111. void config_data_eye_leveling_samples(u32 emif_base);
  1112. const struct read_write_regs *get_bug_regs(u32 *iterations);
  1113. #endif