ddr.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * DDR controller configuration for the i.MX7 architecture
  3. *
  4. * (C) Copyright 2017 CompuLab, Ltd. http://www.compulab.com
  5. *
  6. * Author: Uri Mashiach <uri.mashiach@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <linux/types.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/crm_regs.h>
  14. #include <asm/arch/mx7-ddr.h>
  15. #include <common.h>
  16. /*
  17. * Routine: mx7_dram_cfg
  18. * Description: DDR controller configuration
  19. *
  20. * @ddrc_regs_val: DDRC registers value
  21. * @ddrc_mp_val: DDRC_MP registers value
  22. * @ddr_phy_regs_val: DDR_PHY registers value
  23. * @calib_param: calibration parameters
  24. *
  25. */
  26. void mx7_dram_cfg(struct ddrc *ddrc_regs_val, struct ddrc_mp *ddrc_mp_val,
  27. struct ddr_phy *ddr_phy_regs_val,
  28. struct mx7_calibration *calib_param)
  29. {
  30. struct src *const src_regs = (struct src *)SRC_BASE_ADDR;
  31. struct ddrc *const ddrc_regs = (struct ddrc *)DDRC_IPS_BASE_ADDR;
  32. struct ddrc_mp *const ddrc_mp_reg = (struct ddrc_mp *)DDRC_MP_BASE_ADDR;
  33. struct ddr_phy *const ddr_phy_regs =
  34. (struct ddr_phy *)DDRPHY_IPS_BASE_ADDR;
  35. struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs =
  36. (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
  37. int i;
  38. /* Assert DDR Controller preset and DDR PHY reset */
  39. writel(SRC_DDRC_RCR_DDRC_CORE_RST_MASK, &src_regs->ddrc_rcr);
  40. /* DDR controller configuration */
  41. writel(ddrc_regs_val->mstr, &ddrc_regs->mstr);
  42. writel(ddrc_regs_val->rfshtmg, &ddrc_regs->rfshtmg);
  43. writel(ddrc_mp_val->pctrl_0, &ddrc_mp_reg->pctrl_0);
  44. writel(ddrc_regs_val->init1, &ddrc_regs->init1);
  45. writel(ddrc_regs_val->init0, &ddrc_regs->init0);
  46. writel(ddrc_regs_val->init3, &ddrc_regs->init3);
  47. writel(ddrc_regs_val->init4, &ddrc_regs->init4);
  48. writel(ddrc_regs_val->init5, &ddrc_regs->init5);
  49. writel(ddrc_regs_val->rankctl, &ddrc_regs->rankctl);
  50. writel(ddrc_regs_val->dramtmg0, &ddrc_regs->dramtmg0);
  51. writel(ddrc_regs_val->dramtmg1, &ddrc_regs->dramtmg1);
  52. writel(ddrc_regs_val->dramtmg2, &ddrc_regs->dramtmg2);
  53. writel(ddrc_regs_val->dramtmg3, &ddrc_regs->dramtmg3);
  54. writel(ddrc_regs_val->dramtmg4, &ddrc_regs->dramtmg4);
  55. writel(ddrc_regs_val->dramtmg5, &ddrc_regs->dramtmg5);
  56. writel(ddrc_regs_val->dramtmg8, &ddrc_regs->dramtmg8);
  57. writel(ddrc_regs_val->zqctl0, &ddrc_regs->zqctl0);
  58. writel(ddrc_regs_val->dfitmg0, &ddrc_regs->dfitmg0);
  59. writel(ddrc_regs_val->dfitmg1, &ddrc_regs->dfitmg1);
  60. writel(ddrc_regs_val->dfiupd0, &ddrc_regs->dfiupd0);
  61. writel(ddrc_regs_val->dfiupd1, &ddrc_regs->dfiupd1);
  62. writel(ddrc_regs_val->dfiupd2, &ddrc_regs->dfiupd2);
  63. writel(ddrc_regs_val->addrmap0, &ddrc_regs->addrmap0);
  64. writel(ddrc_regs_val->addrmap1, &ddrc_regs->addrmap1);
  65. writel(ddrc_regs_val->addrmap4, &ddrc_regs->addrmap4);
  66. writel(ddrc_regs_val->addrmap5, &ddrc_regs->addrmap5);
  67. writel(ddrc_regs_val->addrmap6, &ddrc_regs->addrmap6);
  68. writel(ddrc_regs_val->odtcfg, &ddrc_regs->odtcfg);
  69. writel(ddrc_regs_val->odtmap, &ddrc_regs->odtmap);
  70. /* De-assert DDR Controller preset and DDR PHY reset */
  71. clrbits_le32(&src_regs->ddrc_rcr, SRC_DDRC_RCR_DDRC_CORE_RST_MASK);
  72. /* PHY configuration */
  73. writel(ddr_phy_regs_val->phy_con0, &ddr_phy_regs->phy_con0);
  74. writel(ddr_phy_regs_val->phy_con1, &ddr_phy_regs->phy_con1);
  75. writel(ddr_phy_regs_val->phy_con4, &ddr_phy_regs->phy_con4);
  76. writel(ddr_phy_regs_val->mdll_con0, &ddr_phy_regs->mdll_con0);
  77. writel(ddr_phy_regs_val->drvds_con0, &ddr_phy_regs->drvds_con0);
  78. writel(ddr_phy_regs_val->offset_wr_con0, &ddr_phy_regs->offset_wr_con0);
  79. writel(ddr_phy_regs_val->offset_rd_con0, &ddr_phy_regs->offset_rd_con0);
  80. writel(ddr_phy_regs_val->cmd_sdll_con0 |
  81. DDR_PHY_CMD_SDLL_CON0_CTRL_RESYNC_MASK,
  82. &ddr_phy_regs->cmd_sdll_con0);
  83. writel(ddr_phy_regs_val->cmd_sdll_con0 &
  84. ~DDR_PHY_CMD_SDLL_CON0_CTRL_RESYNC_MASK,
  85. &ddr_phy_regs->cmd_sdll_con0);
  86. writel(ddr_phy_regs_val->offset_lp_con0, &ddr_phy_regs->offset_lp_con0);
  87. /* calibration */
  88. for (i = 0; i < calib_param->num_val; i++)
  89. writel(calib_param->values[i], &ddr_phy_regs->zq_con0);
  90. /* Wake_up DDR PHY */
  91. HW_CCM_CCGR_WR(CCGR_IDX_DDR, CCM_CLK_ON_N_N);
  92. writel(IOMUXC_GPR_GPR8_ddr_phy_ctrl_wake_up(0xf) |
  93. IOMUXC_GPR_GPR8_ddr_phy_dfi_init_start_MASK,
  94. &iomuxc_gpr_regs->gpr[8]);
  95. HW_CCM_CCGR_WR(CCGR_IDX_DDR, CCM_CLK_ON_R_W);
  96. }
  97. /*
  98. * Routine: imx_ddr_size
  99. * Description: extract the current DRAM size from the DDRC registers
  100. *
  101. * @return: DRAM size
  102. */
  103. unsigned int imx_ddr_size(void)
  104. {
  105. struct ddrc *const ddrc_regs = (struct ddrc *)DDRC_IPS_BASE_ADDR;
  106. u32 reg_val, field_val;
  107. int bits = 0;/* Number of address bits */
  108. /* Count data bus width bits */
  109. reg_val = readl(&ddrc_regs->mstr);
  110. field_val = (reg_val & MSTR_DATA_BUS_WIDTH_MASK) >> MSTR_DATA_BUS_WIDTH_SHIFT;
  111. bits += 2 - field_val;
  112. /* Count rank address bits */
  113. field_val = (reg_val & MSTR_DATA_ACTIVE_RANKS_MASK) >> MSTR_DATA_ACTIVE_RANKS_SHIFT;
  114. if (field_val > 1)
  115. bits += field_val - 1;
  116. /* Count column address bits */
  117. bits += 2;/* Column address 0 and 1 are fixed mapped */
  118. reg_val = readl(&ddrc_regs->addrmap2);
  119. field_val = (reg_val & ADDRMAP2_COL_B2_MASK) >> ADDRMAP2_COL_B2_SHIFT;
  120. if (field_val <= 7)
  121. bits++;
  122. field_val = (reg_val & ADDRMAP2_COL_B3_MASK) >> ADDRMAP2_COL_B3_SHIFT;
  123. if (field_val <= 7)
  124. bits++;
  125. field_val = (reg_val & ADDRMAP2_COL_B4_MASK) >> ADDRMAP2_COL_B4_SHIFT;
  126. if (field_val <= 7)
  127. bits++;
  128. field_val = (reg_val & ADDRMAP2_COL_B5_MASK) >> ADDRMAP2_COL_B5_SHIFT;
  129. if (field_val <= 7)
  130. bits++;
  131. reg_val = readl(&ddrc_regs->addrmap3);
  132. field_val = (reg_val & ADDRMAP3_COL_B6_MASK) >> ADDRMAP3_COL_B6_SHIFT;
  133. if (field_val <= 7)
  134. bits++;
  135. field_val = (reg_val & ADDRMAP3_COL_B7_MASK) >> ADDRMAP3_COL_B7_SHIFT;
  136. if (field_val <= 7)
  137. bits++;
  138. field_val = (reg_val & ADDRMAP3_COL_B8_MASK) >> ADDRMAP3_COL_B8_SHIFT;
  139. if (field_val <= 7)
  140. bits++;
  141. field_val = (reg_val & ADDRMAP3_COL_B9_MASK) >> ADDRMAP3_COL_B9_SHIFT;
  142. if (field_val <= 7)
  143. bits++;
  144. reg_val = readl(&ddrc_regs->addrmap4);
  145. field_val = (reg_val & ADDRMAP4_COL_B10_MASK) >> ADDRMAP4_COL_B10_SHIFT;
  146. if (field_val <= 7)
  147. bits++;
  148. field_val = (reg_val & ADDRMAP4_COL_B11_MASK) >> ADDRMAP4_COL_B11_SHIFT;
  149. if (field_val <= 7)
  150. bits++;
  151. /* Count row address bits */
  152. reg_val = readl(&ddrc_regs->addrmap5);
  153. field_val = (reg_val & ADDRMAP5_ROW_B0_MASK) >> ADDRMAP5_ROW_B0_SHIFT;
  154. if (field_val <= 11)
  155. bits++;
  156. field_val = (reg_val & ADDRMAP5_ROW_B1_MASK) >> ADDRMAP5_ROW_B1_SHIFT;
  157. if (field_val <= 11)
  158. bits++;
  159. field_val = (reg_val & ADDRMAP5_ROW_B2_10_MASK) >> ADDRMAP5_ROW_B2_10_SHIFT;
  160. if (field_val <= 11)
  161. bits += 9;
  162. field_val = (reg_val & ADDRMAP5_ROW_B11_MASK) >> ADDRMAP5_ROW_B11_SHIFT;
  163. if (field_val <= 11)
  164. bits++;
  165. reg_val = readl(&ddrc_regs->addrmap6);
  166. field_val = (reg_val & ADDRMAP6_ROW_B12_MASK) >> ADDRMAP6_ROW_B12_SHIFT;
  167. if (field_val <= 11)
  168. bits++;
  169. field_val = (reg_val & ADDRMAP6_ROW_B13_MASK) >> ADDRMAP6_ROW_B13_SHIFT;
  170. if (field_val <= 11)
  171. bits++;
  172. field_val = (reg_val & ADDRMAP6_ROW_B14_MASK) >> ADDRMAP6_ROW_B14_SHIFT;
  173. if (field_val <= 11)
  174. bits++;
  175. field_val = (reg_val & ADDRMAP6_ROW_B15_MASK) >> ADDRMAP6_ROW_B15_SHIFT;
  176. if (field_val <= 11)
  177. bits++;
  178. /* Count bank bits */
  179. reg_val = readl(&ddrc_regs->addrmap1);
  180. field_val = (reg_val & ADDRMAP1_BANK_B0_MASK) >> ADDRMAP1_BANK_B0_SHIFT;
  181. if (field_val <= 30)
  182. bits++;
  183. field_val = (reg_val & ADDRMAP1_BANK_B1_MASK) >> ADDRMAP1_BANK_B1_SHIFT;
  184. if (field_val <= 30)
  185. bits++;
  186. field_val = (reg_val & ADDRMAP1_BANK_B2_MASK) >> ADDRMAP1_BANK_B2_SHIFT;
  187. if (field_val <= 29)
  188. bits++;
  189. return 1 << bits;
  190. }