ls2080a_common.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright 2017 NXP
  3. * Copyright (C) 2014 Freescale Semiconductor
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __LS2_COMMON_H
  8. #define __LS2_COMMON_H
  9. #define CONFIG_REMAKE_ELF
  10. #define CONFIG_FSL_LAYERSCAPE
  11. #define CONFIG_MP
  12. #define CONFIG_GICV3
  13. #define CONFIG_FSL_TZPC_BP147
  14. #include <asm/arch/stream_id_lsch3.h>
  15. #include <asm/arch/config.h>
  16. /* Link Definitions */
  17. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
  18. /* We need architecture specific misc initializations */
  19. /* Link Definitions */
  20. #ifndef CONFIG_QSPI_BOOT
  21. #ifdef CONFIG_SPL
  22. #define CONFIG_SYS_TEXT_BASE 0x80400000
  23. #else
  24. #define CONFIG_SYS_TEXT_BASE 0x30100000
  25. #endif
  26. #else
  27. #define CONFIG_SYS_TEXT_BASE 0x20100000
  28. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  29. #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
  30. #define CONFIG_ENV_SECT_SIZE 0x40000
  31. #endif
  32. #define CONFIG_SUPPORT_RAW_INITRD
  33. #define CONFIG_SKIP_LOWLEVEL_INIT
  34. #ifndef CONFIG_SPL
  35. #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
  36. #endif
  37. #ifndef CONFIG_SYS_FSL_DDR4
  38. #define CONFIG_SYS_DDR_RAW_TIMING
  39. #endif
  40. #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
  41. #define CONFIG_VERY_BIG_RAM
  42. #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
  43. #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
  44. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  45. #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
  46. #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
  47. /*
  48. * SMP Definitinos
  49. */
  50. #define CPU_RELEASE_ADDR secondary_boot_func
  51. #define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
  52. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  53. #define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
  54. /*
  55. * DDR controller use 0 as the base address for binding.
  56. * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
  57. */
  58. #define CONFIG_SYS_DP_DDR_BASE_PHY 0
  59. #define CONFIG_DP_DDR_CTRL 2
  60. #define CONFIG_DP_DDR_NUM_CTRLS 1
  61. #endif
  62. /* Generic Timer Definitions */
  63. /*
  64. * This is not an accurate number. It is used in start.S. The frequency
  65. * will be udpated later when get_bus_freq(0) is available.
  66. */
  67. #define COUNTER_FREQUENCY 25000000 /* 25MHz */
  68. /* Size of malloc() pool */
  69. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
  70. /* I2C */
  71. #define CONFIG_SYS_I2C
  72. #define CONFIG_SYS_I2C_MXC
  73. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  74. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  75. #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
  76. #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
  77. /* Serial Port */
  78. #define CONFIG_CONS_INDEX 1
  79. #define CONFIG_SYS_NS16550_SERIAL
  80. #define CONFIG_SYS_NS16550_REG_SIZE 1
  81. #define CONFIG_SYS_NS16550_CLK (get_serial_clock())
  82. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  83. /* IFC */
  84. #define CONFIG_FSL_IFC
  85. /*
  86. * During booting, IFC is mapped at the region of 0x30000000.
  87. * But this region is limited to 256MB. To accommodate NOR, promjet
  88. * and FPGA. This region is divided as below:
  89. * 0x30000000 - 0x37ffffff : 128MB : NOR flash
  90. * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
  91. * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
  92. *
  93. * To accommodate bigger NOR flash and other devices, we will map IFC
  94. * chip selects to as below:
  95. * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
  96. * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
  97. * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
  98. * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
  99. * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
  100. *
  101. * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
  102. * CONFIG_SYS_FLASH_BASE has the final address (core view)
  103. * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
  104. * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
  105. * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
  106. */
  107. #define CONFIG_SYS_FLASH_BASE 0x580000000ULL
  108. #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
  109. #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
  110. #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
  111. #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
  112. #ifndef __ASSEMBLY__
  113. unsigned long long get_qixis_addr(void);
  114. #endif
  115. #define QIXIS_BASE get_qixis_addr()
  116. #define QIXIS_BASE_PHYS 0x20000000
  117. #define QIXIS_BASE_PHYS_EARLY 0xC000000
  118. #define QIXIS_STAT_PRES1 0xb
  119. #define QIXIS_SDID_MASK 0x07
  120. #define QIXIS_ESDHC_NO_ADAPTER 0x7
  121. #define CONFIG_SYS_NAND_BASE 0x530000000ULL
  122. #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
  123. /* MC firmware */
  124. /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
  125. #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
  126. #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
  127. #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
  128. #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
  129. /* For LS2085A */
  130. #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
  131. #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
  132. /* Define phy_reset function to boot the MC based on mcinitcmd.
  133. * This happens late enough to properly fixup u-boot env MAC addresses.
  134. */
  135. #define CONFIG_RESET_PHY_R
  136. /*
  137. * Carve out a DDR region which will not be used by u-boot/Linux
  138. *
  139. * It will be used by MC and Debug Server. The MC region must be
  140. * 512MB aligned, so the min size to hide is 512MB.
  141. */
  142. #ifdef CONFIG_FSL_MC_ENET
  143. #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
  144. #endif
  145. /* Command line configuration */
  146. /* Miscellaneous configurable options */
  147. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
  148. /* Physical Memory Map */
  149. /* fixme: these need to be checked against the board */
  150. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  151. #define CONFIG_NR_DRAM_BANKS 3
  152. #define CONFIG_HWCONFIG
  153. #define HWCONFIG_BUFFER_SIZE 128
  154. /* Allow to overwrite serial and ethaddr */
  155. #define CONFIG_ENV_OVERWRITE
  156. /* Initial environment variables */
  157. #define CONFIG_EXTRA_ENV_SETTINGS \
  158. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  159. "loadaddr=0x80100000\0" \
  160. "kernel_addr=0x100000\0" \
  161. "ramdisk_addr=0x800000\0" \
  162. "ramdisk_size=0x2000000\0" \
  163. "fdt_high=0xa0000000\0" \
  164. "initrd_high=0xffffffffffffffff\0" \
  165. "kernel_start=0x581000000\0" \
  166. "kernel_load=0xa0000000\0" \
  167. "kernel_size=0x2800000\0" \
  168. "console=ttyAMA0,38400n8\0" \
  169. "mcinitcmd=fsl_mc start mc 0x580a00000" \
  170. " 0x580e00000 \0"
  171. #ifdef CONFIG_SD_BOOT
  172. #define CONFIG_BOOTCOMMAND "mmc read 0x80200000 0x6800 0x800;"\
  173. " fsl_mc apply dpl 0x80200000 &&" \
  174. " mmc read $kernel_load $kernel_start" \
  175. " $kernel_size && bootm $kernel_load"
  176. #else
  177. #define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
  178. " cp.b $kernel_start $kernel_load" \
  179. " $kernel_size && bootm $kernel_load"
  180. #endif
  181. /* Monitor Command Prompt */
  182. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  183. #define CONFIG_SYS_LONGHELP
  184. #define CONFIG_CMDLINE_EDITING 1
  185. #define CONFIG_AUTO_COMPLETE
  186. #define CONFIG_SYS_MAXARGS 64 /* max command args */
  187. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  188. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  189. #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
  190. #define CONFIG_SPL_FRAMEWORK
  191. #define CONFIG_SPL_MAX_SIZE 0x16000
  192. #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
  193. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  194. #define CONFIG_SPL_TEXT_BASE 0x1800a000
  195. #ifdef CONFIG_NAND_BOOT
  196. #define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
  197. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  198. #endif
  199. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
  200. #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
  201. #define CONFIG_SYS_MONITOR_LEN (640 * 1024)
  202. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  203. #include <asm/arch/soc.h>
  204. #endif /* __LS2_COMMON_H */