start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1510)
  36. #include <./configs/omap1510.h>
  37. #endif
  38. /*
  39. *************************************************************************
  40. *
  41. * Jump vector table as in table 3.1 in [1]
  42. *
  43. *************************************************************************
  44. */
  45. .globl _start
  46. _start: b reset
  47. ldr pc, _undefined_instruction
  48. ldr pc, _software_interrupt
  49. ldr pc, _prefetch_abort
  50. ldr pc, _data_abort
  51. ldr pc, _not_used
  52. ldr pc, _irq
  53. ldr pc, _fiq
  54. _undefined_instruction: .word undefined_instruction
  55. _software_interrupt: .word software_interrupt
  56. _prefetch_abort: .word prefetch_abort
  57. _data_abort: .word data_abort
  58. _not_used: .word not_used
  59. _irq: .word irq
  60. _fiq: .word fiq
  61. .balignl 16,0xdeadbeef
  62. /*
  63. *************************************************************************
  64. *
  65. * Startup Code (reset vector)
  66. *
  67. * do important init only if we don't start from memory!
  68. * setup Memory and board specific bits prior to relocation.
  69. * relocate armboot to ram
  70. * setup stack
  71. *
  72. *************************************************************************
  73. */
  74. .globl _TEXT_BASE
  75. _TEXT_BASE:
  76. .word CONFIG_SYS_TEXT_BASE
  77. /*
  78. * These are defined in the board-specific linker script.
  79. */
  80. .globl _bss_start
  81. _bss_start:
  82. .word __bss_start
  83. .globl _bss_end
  84. _bss_end:
  85. .word _end
  86. #ifdef CONFIG_USE_IRQ
  87. /* IRQ stack memory (calculated at run-time) */
  88. .globl IRQ_STACK_START
  89. IRQ_STACK_START:
  90. .word 0x0badc0de
  91. /* IRQ stack memory (calculated at run-time) */
  92. .globl FIQ_STACK_START
  93. FIQ_STACK_START:
  94. .word 0x0badc0de
  95. #endif
  96. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  97. .globl IRQ_STACK_START_IN
  98. IRQ_STACK_START_IN:
  99. .word 0x0badc0de
  100. .globl _datarel_start
  101. _datarel_start:
  102. .word __datarel_start
  103. .globl _datarelrolocal_start
  104. _datarelrolocal_start:
  105. .word __datarelrolocal_start
  106. .globl _datarellocal_start
  107. _datarellocal_start:
  108. .word __datarellocal_start
  109. .globl _datarelro_start
  110. _datarelro_start:
  111. .word __datarelro_start
  112. .globl _got_start
  113. _got_start:
  114. .word __got_start
  115. .globl _got_end
  116. _got_end:
  117. .word __got_end
  118. /*
  119. * the actual reset code
  120. */
  121. reset:
  122. /*
  123. * set the cpu to SVC32 mode
  124. */
  125. mrs r0,cpsr
  126. bic r0,r0,#0x1f
  127. orr r0,r0,#0xd3
  128. msr cpsr,r0
  129. /*
  130. * Set up 925T mode
  131. */
  132. mov r1, #0x81 /* Set ARM925T configuration. */
  133. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  134. /*
  135. * turn off the watchdog, unlock/diable sequence
  136. */
  137. mov r1, #0xF5
  138. ldr r0, =WDTIM_MODE
  139. strh r1, [r0]
  140. mov r1, #0xA0
  141. strh r1, [r0]
  142. /*
  143. * mask all IRQs by setting all bits in the INTMR - default
  144. */
  145. mov r1, #0xffffffff
  146. ldr r0, =REG_IHL1_MIR
  147. str r1, [r0]
  148. ldr r0, =REG_IHL2_MIR
  149. str r1, [r0]
  150. /*
  151. * wait for dpll to lock
  152. */
  153. ldr r0, =CK_DPLL1
  154. mov r1, #0x10
  155. strh r1, [r0]
  156. poll1:
  157. ldrh r1, [r0]
  158. ands r1, r1, #0x01
  159. beq poll1
  160. /*
  161. * we do sys-critical inits only at reboot,
  162. * not when booting from ram!
  163. */
  164. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  165. bl cpu_init_crit
  166. #endif
  167. /* Set stackpointer in internal RAM to call board_init_f */
  168. call_board_init_f:
  169. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  170. ldr r0,=0x00000000
  171. bl board_init_f
  172. /*------------------------------------------------------------------------------*/
  173. /*
  174. * void relocate_code (addr_sp, gd, addr_moni)
  175. *
  176. * This "function" does not return, instead it continues in RAM
  177. * after relocating the monitor code.
  178. *
  179. */
  180. .globl relocate_code
  181. relocate_code:
  182. mov r4, r0 /* save addr_sp */
  183. mov r5, r1 /* save addr of gd */
  184. mov r6, r2 /* save addr of destination */
  185. mov r7, r2 /* save addr of destination */
  186. /* Set up the stack */
  187. stack_setup:
  188. mov sp, r4
  189. adr r0, _start
  190. ldr r2, _TEXT_BASE
  191. ldr r3, _bss_start
  192. sub r2, r3, r2 /* r2 <- size of armboot */
  193. add r2, r0, r2 /* r2 <- source end address */
  194. cmp r0, r6
  195. beq clear_bss
  196. copy_loop:
  197. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  198. stmia r6!, {r9-r10} /* copy to target address [r1] */
  199. cmp r0, r2 /* until source end address [r2] */
  200. blo copy_loop
  201. #ifndef CONFIG_PRELOADER
  202. /* fix got entries */
  203. ldr r1, _TEXT_BASE /* Text base */
  204. mov r0, r7 /* reloc addr */
  205. ldr r2, _got_start /* addr in Flash */
  206. ldr r3, _got_end /* addr in Flash */
  207. sub r3, r3, r1
  208. add r3, r3, r0
  209. sub r2, r2, r1
  210. add r2, r2, r0
  211. fixloop:
  212. ldr r4, [r2]
  213. sub r4, r4, r1
  214. add r4, r4, r0
  215. str r4, [r2]
  216. add r2, r2, #4
  217. cmp r2, r3
  218. blo fixloop
  219. #endif
  220. clear_bss:
  221. #ifndef CONFIG_PRELOADER
  222. ldr r0, _bss_start
  223. ldr r1, _bss_end
  224. ldr r3, _TEXT_BASE /* Text base */
  225. mov r4, r7 /* reloc addr */
  226. sub r0, r0, r3
  227. add r0, r0, r4
  228. sub r1, r1, r3
  229. add r1, r1, r4
  230. mov r2, #0x00000000 /* clear */
  231. clbss_l:str r2, [r0] /* clear loop... */
  232. add r0, r0, #4
  233. cmp r0, r1
  234. bne clbss_l
  235. #endif
  236. /*
  237. * We are done. Do not return, instead branch to second part of board
  238. * initialization, now running from RAM.
  239. */
  240. #ifdef CONFIG_NAND_SPL
  241. ldr pc, _nand_boot
  242. _nand_boot: .word nand_boot
  243. #else
  244. ldr r0, _TEXT_BASE
  245. ldr r2, _board_init_r
  246. sub r2, r2, r0
  247. add r2, r2, r7 /* position from board_init_r in RAM */
  248. /* setup parameters for board_init_r */
  249. mov r0, r5 /* gd_t */
  250. mov r1, r7 /* dest_addr */
  251. /* jump to it ... */
  252. mov lr, r2
  253. mov pc, lr
  254. _board_init_r: .word board_init_r
  255. #endif
  256. /*
  257. *************************************************************************
  258. *
  259. * CPU_init_critical registers
  260. *
  261. * setup important registers
  262. * setup memory timing
  263. *
  264. *************************************************************************
  265. */
  266. cpu_init_crit:
  267. /*
  268. * flush v4 I/D caches
  269. */
  270. mov r0, #0
  271. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  272. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  273. /*
  274. * disable MMU stuff and caches
  275. */
  276. mrc p15, 0, r0, c1, c0, 0
  277. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  278. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  279. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  280. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  281. mcr p15, 0, r0, c1, c0, 0
  282. /*
  283. * Go setup Memory and board specific bits prior to relocation.
  284. */
  285. mov ip, lr /* perserve link reg across call */
  286. bl lowlevel_init /* go setup pll,mux,memory */
  287. mov lr, ip /* restore link */
  288. mov pc, lr /* back to my caller */
  289. /*
  290. *************************************************************************
  291. *
  292. * Interrupt handling
  293. *
  294. *************************************************************************
  295. */
  296. @
  297. @ IRQ stack frame.
  298. @
  299. #define S_FRAME_SIZE 72
  300. #define S_OLD_R0 68
  301. #define S_PSR 64
  302. #define S_PC 60
  303. #define S_LR 56
  304. #define S_SP 52
  305. #define S_IP 48
  306. #define S_FP 44
  307. #define S_R10 40
  308. #define S_R9 36
  309. #define S_R8 32
  310. #define S_R7 28
  311. #define S_R6 24
  312. #define S_R5 20
  313. #define S_R4 16
  314. #define S_R3 12
  315. #define S_R2 8
  316. #define S_R1 4
  317. #define S_R0 0
  318. #define MODE_SVC 0x13
  319. #define I_BIT 0x80
  320. /*
  321. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  322. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  323. */
  324. .macro bad_save_user_regs
  325. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  326. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  327. ldr r2, IRQ_STACK_START_IN
  328. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  329. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  330. add r5, sp, #S_SP
  331. mov r1, lr
  332. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  333. mov r0, sp @ save current stack into r0 (param register)
  334. .endm
  335. .macro irq_save_user_regs
  336. sub sp, sp, #S_FRAME_SIZE
  337. stmia sp, {r0 - r12} @ Calling r0-r12
  338. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  339. stmdb r8, {sp, lr}^ @ Calling SP, LR
  340. str lr, [r8, #0] @ Save calling PC
  341. mrs r6, spsr
  342. str r6, [r8, #4] @ Save CPSR
  343. str r0, [r8, #8] @ Save OLD_R0
  344. mov r0, sp
  345. .endm
  346. .macro irq_restore_user_regs
  347. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  348. mov r0, r0
  349. ldr lr, [sp, #S_PC] @ Get PC
  350. add sp, sp, #S_FRAME_SIZE
  351. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  352. .endm
  353. .macro get_bad_stack
  354. ldr r13, IRQ_STACK_START_IN
  355. str lr, [r13] @ save caller lr in position 0 of saved stack
  356. mrs lr, spsr @ get the spsr
  357. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  358. mov r13, #MODE_SVC @ prepare SVC-Mode
  359. @ msr spsr_c, r13
  360. msr spsr, r13 @ switch modes, make sure moves will execute
  361. mov lr, pc @ capture return pc
  362. movs pc, lr @ jump to next instruction & switch modes.
  363. .endm
  364. .macro get_irq_stack @ setup IRQ stack
  365. ldr sp, IRQ_STACK_START
  366. .endm
  367. .macro get_fiq_stack @ setup FIQ stack
  368. ldr sp, FIQ_STACK_START
  369. .endm
  370. /*
  371. * exception handlers
  372. */
  373. .align 5
  374. undefined_instruction:
  375. get_bad_stack
  376. bad_save_user_regs
  377. bl do_undefined_instruction
  378. .align 5
  379. software_interrupt:
  380. get_bad_stack
  381. bad_save_user_regs
  382. bl do_software_interrupt
  383. .align 5
  384. prefetch_abort:
  385. get_bad_stack
  386. bad_save_user_regs
  387. bl do_prefetch_abort
  388. .align 5
  389. data_abort:
  390. get_bad_stack
  391. bad_save_user_regs
  392. bl do_data_abort
  393. .align 5
  394. not_used:
  395. get_bad_stack
  396. bad_save_user_regs
  397. bl do_not_used
  398. #ifdef CONFIG_USE_IRQ
  399. .align 5
  400. irq:
  401. get_irq_stack
  402. irq_save_user_regs
  403. bl do_irq
  404. irq_restore_user_regs
  405. .align 5
  406. fiq:
  407. get_fiq_stack
  408. /* someone ought to write a more effiction fiq_save_user_regs */
  409. irq_save_user_regs
  410. bl do_fiq
  411. irq_restore_user_regs
  412. #else
  413. .align 5
  414. irq:
  415. get_bad_stack
  416. bad_save_user_regs
  417. bl do_irq
  418. .align 5
  419. fiq:
  420. get_bad_stack
  421. bad_save_user_regs
  422. bl do_fiq
  423. #endif
  424. .align 5
  425. .globl reset_cpu
  426. reset_cpu:
  427. ldr r1, rstctl1 /* get clkm1 reset ctl */
  428. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  429. strh r3, [r1] /* force reset */
  430. mov r0, r0
  431. _loop_forever:
  432. b _loop_forever
  433. rstctl1:
  434. .word 0xfffece10