start.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <asm-offsets.h>
  26. #include <config.h>
  27. #include <version.h>
  28. #include <asm/hardware.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. #ifdef CONFIG_LPC2292
  43. .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
  44. #else
  45. ldr pc, _not_used
  46. #endif
  47. ldr pc, _irq
  48. ldr pc, _fiq
  49. _undefined_instruction: .word undefined_instruction
  50. _software_interrupt: .word software_interrupt
  51. _prefetch_abort: .word prefetch_abort
  52. _data_abort: .word data_abort
  53. _not_used: .word not_used
  54. _irq: .word irq
  55. _fiq: .word fiq
  56. .balignl 16,0xdeadbeef
  57. /*
  58. *************************************************************************
  59. *
  60. * Startup Code (reset vector)
  61. *
  62. * do important init only if we don't start from RAM!
  63. * relocate armboot to ram
  64. * setup stack
  65. * jump to second stage
  66. *
  67. *************************************************************************
  68. */
  69. .globl _TEXT_BASE
  70. _TEXT_BASE:
  71. .word CONFIG_SYS_TEXT_BASE
  72. /*
  73. * These are defined in the board-specific linker script.
  74. */
  75. .globl _bss_start
  76. _bss_start:
  77. .word __bss_start
  78. .globl _bss_end
  79. _bss_end:
  80. .word _end
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  92. .globl IRQ_STACK_START_IN
  93. IRQ_STACK_START_IN:
  94. .word 0x0badc0de
  95. .globl _datarel_start
  96. _datarel_start:
  97. .word __datarel_start
  98. .globl _datarelrolocal_start
  99. _datarelrolocal_start:
  100. .word __datarelrolocal_start
  101. .globl _datarellocal_start
  102. _datarellocal_start:
  103. .word __datarellocal_start
  104. .globl _datarelro_start
  105. _datarelro_start:
  106. .word __datarelro_start
  107. .globl _got_start
  108. _got_start:
  109. .word __got_start
  110. .globl _got_end
  111. _got_end:
  112. .word __got_end
  113. /*
  114. * the actual reset code
  115. */
  116. reset:
  117. /*
  118. * set the cpu to SVC32 mode
  119. */
  120. mrs r0,cpsr
  121. bic r0,r0,#0x1f
  122. orr r0,r0,#0xd3
  123. msr cpsr,r0
  124. /*
  125. * we do sys-critical inits only at reboot,
  126. * not when booting from ram!
  127. */
  128. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  129. bl cpu_init_crit
  130. #endif
  131. #ifdef CONFIG_LPC2292
  132. bl lowlevel_init
  133. #endif
  134. /* Set stackpointer in internal RAM to call board_init_f */
  135. call_board_init_f:
  136. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  137. ldr r0,=0x00000000
  138. bl board_init_f
  139. /*------------------------------------------------------------------------------*/
  140. /*
  141. * void relocate_code (addr_sp, gd, addr_moni)
  142. *
  143. * This "function" does not return, instead it continues in RAM
  144. * after relocating the monitor code.
  145. *
  146. */
  147. .globl relocate_code
  148. relocate_code:
  149. mov r4, r0 /* save addr_sp */
  150. mov r5, r1 /* save addr of gd */
  151. mov r6, r2 /* save addr of destination */
  152. mov r7, r2 /* save addr of destination */
  153. /* Set up the stack */
  154. stack_setup:
  155. mov sp, r4
  156. adr r0, _start
  157. ldr r2, _TEXT_BASE
  158. ldr r3, _bss_start
  159. sub r2, r3, r2 /* r2 <- size of armboot */
  160. add r2, r0, r2 /* r2 <- source end address */
  161. cmp r0, r6
  162. beq clear_bss
  163. copy_loop:
  164. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  165. stmia r6!, {r9-r10} /* copy to target address [r1] */
  166. cmp r0, r2 /* until source end address [r2] */
  167. blo copy_loop
  168. #ifndef CONFIG_PRELOADER
  169. /* fix got entries */
  170. ldr r1, _TEXT_BASE /* Text base */
  171. mov r0, r7 /* reloc addr */
  172. ldr r2, _got_start /* addr in Flash */
  173. ldr r3, _got_end /* addr in Flash */
  174. sub r3, r3, r1
  175. add r3, r3, r0
  176. sub r2, r2, r1
  177. add r2, r2, r0
  178. fixloop:
  179. ldr r4, [r2]
  180. sub r4, r4, r1
  181. add r4, r4, r0
  182. str r4, [r2]
  183. add r2, r2, #4
  184. cmp r2, r3
  185. blo fixloop
  186. #endif
  187. clear_bss:
  188. #ifndef CONFIG_PRELOADER
  189. ldr r0, _bss_start
  190. ldr r1, _bss_end
  191. ldr r3, _TEXT_BASE /* Text base */
  192. mov r4, r7 /* reloc addr */
  193. sub r0, r0, r3
  194. add r0, r0, r4
  195. sub r1, r1, r3
  196. add r1, r1, r4
  197. mov r2, #0x00000000 /* clear */
  198. clbss_l:str r2, [r0] /* clear loop... */
  199. add r0, r0, #4
  200. cmp r0, r1
  201. bne clbss_l
  202. bl coloured_LED_init
  203. bl red_LED_on
  204. #endif
  205. /*
  206. * We are done. Do not return, instead branch to second part of board
  207. * initialization, now running from RAM.
  208. */
  209. ldr r0, _TEXT_BASE
  210. ldr r2, _board_init_r
  211. sub r2, r2, r0
  212. add r2, r2, r7 /* position from board_init_r in RAM */
  213. /* setup parameters for board_init_r */
  214. mov r0, r5 /* gd_t */
  215. mov r1, r7 /* dest_addr */
  216. /* jump to it ... */
  217. mov lr, r2
  218. mov pc, lr
  219. _board_init_r: .word board_init_r
  220. /*
  221. *************************************************************************
  222. *
  223. * CPU_init_critical registers
  224. *
  225. * setup important registers
  226. * setup memory timing
  227. *
  228. *************************************************************************
  229. */
  230. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  231. /* Interupt-Controller base addresses */
  232. INTMR1: .word 0x80000280 @ 32 bit size
  233. INTMR2: .word 0x80001280 @ 16 bit size
  234. INTMR3: .word 0x80002280 @ 8 bit size
  235. /* SYSCONs */
  236. SYSCON1: .word 0x80000100
  237. SYSCON2: .word 0x80001100
  238. SYSCON3: .word 0x80002200
  239. #define CLKCTL 0x6 /* mask */
  240. #define CLKCTL_18 0x0 /* 18.432 MHz */
  241. #define CLKCTL_36 0x2 /* 36.864 MHz */
  242. #define CLKCTL_49 0x4 /* 49.152 MHz */
  243. #define CLKCTL_73 0x6 /* 73.728 MHz */
  244. #elif defined(CONFIG_LPC2292)
  245. PLLCFG_ADR: .word PLLCFG
  246. PLLFEED_ADR: .word PLLFEED
  247. PLLCON_ADR: .word PLLCON
  248. PLLSTAT_ADR: .word PLLSTAT
  249. VPBDIV_ADR: .word VPBDIV
  250. MEMMAP_ADR: .word MEMMAP
  251. #endif
  252. cpu_init_crit:
  253. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  254. /*
  255. * mask all IRQs by clearing all bits in the INTMRs
  256. */
  257. mov r1, #0x00
  258. ldr r0, INTMR1
  259. str r1, [r0]
  260. ldr r0, INTMR2
  261. str r1, [r0]
  262. ldr r0, INTMR3
  263. str r1, [r0]
  264. /*
  265. * flush v4 I/D caches
  266. */
  267. mov r0, #0
  268. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  269. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  270. /*
  271. * disable MMU stuff and caches
  272. */
  273. mrc p15,0,r0,c1,c0
  274. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  275. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  276. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  277. mcr p15,0,r0,c1,c0
  278. #elif defined(CONFIG_NETARM)
  279. /*
  280. * prior to software reset : need to set pin PORTC4 to be *HRESET
  281. */
  282. ldr r0, =NETARM_GEN_MODULE_BASE
  283. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  284. NETARM_GEN_PORT_DIR(0x10))
  285. str r1, [r0, #+NETARM_GEN_PORTC]
  286. /*
  287. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  288. * for an explanation of this process
  289. */
  290. ldr r0, =NETARM_GEN_MODULE_BASE
  291. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  292. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  293. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  294. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  295. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  296. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  297. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  298. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  299. /*
  300. * setup PLL and System Config
  301. */
  302. ldr r0, =NETARM_GEN_MODULE_BASE
  303. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  304. NETARM_GEN_SYS_CFG_BUSFULL | \
  305. NETARM_GEN_SYS_CFG_USER_EN | \
  306. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  307. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  308. NETARM_GEN_SYS_CFG_BUSMON_EN )
  309. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  310. #ifndef CONFIG_NETARM_PLL_BYPASS
  311. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  312. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  313. NETARM_GEN_PLL_CTL_INDIV(1) | \
  314. NETARM_GEN_PLL_CTL_ICP_DEF | \
  315. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  316. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  317. #endif
  318. /*
  319. * mask all IRQs by clearing all bits in the INTMRs
  320. */
  321. mov r1, #0
  322. ldr r0, =NETARM_GEN_MODULE_BASE
  323. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  324. #elif defined(CONFIG_S3C4510B)
  325. /*
  326. * Mask off all IRQ sources
  327. */
  328. ldr r1, =REG_INTMASK
  329. ldr r0, =0x3FFFFF
  330. str r0, [r1]
  331. /*
  332. * Disable Cache
  333. */
  334. ldr r0, =REG_SYSCFG
  335. ldr r1, =0x83ffffa0 /* cache-disabled */
  336. str r1, [r0]
  337. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  338. /* No specific initialisation for IntegratorAP/CM720T as yet */
  339. #elif defined(CONFIG_LPC2292)
  340. /* Set-up PLL */
  341. mov r3, #0xAA
  342. mov r4, #0x55
  343. /* First disconnect and disable the PLL */
  344. ldr r0, PLLCON_ADR
  345. mov r1, #0x00
  346. str r1, [r0]
  347. ldr r0, PLLFEED_ADR /* start feed sequence */
  348. str r3, [r0]
  349. str r4, [r0] /* feed sequence done */
  350. /* Set new M and P values */
  351. ldr r0, PLLCFG_ADR
  352. mov r1, #0x23 /* M=4 and P=2 */
  353. str r1, [r0]
  354. ldr r0, PLLFEED_ADR /* start feed sequence */
  355. str r3, [r0]
  356. str r4, [r0] /* feed sequence done */
  357. /* Then enable the PLL */
  358. ldr r0, PLLCON_ADR
  359. mov r1, #0x01 /* PLL enable bit */
  360. str r1, [r0]
  361. ldr r0, PLLFEED_ADR /* start feed sequence */
  362. str r3, [r0]
  363. str r4, [r0] /* feed sequence done */
  364. /* Wait for the lock */
  365. ldr r0, PLLSTAT_ADR
  366. mov r1, #0x400 /* lock bit */
  367. lock_loop:
  368. ldr r2, [r0]
  369. and r2, r1, r2
  370. cmp r2, #0
  371. beq lock_loop
  372. /* And finally connect the PLL */
  373. ldr r0, PLLCON_ADR
  374. mov r1, #0x03 /* PLL enable bit and connect bit */
  375. str r1, [r0]
  376. ldr r0, PLLFEED_ADR /* start feed sequence */
  377. str r3, [r0]
  378. str r4, [r0] /* feed sequence done */
  379. /* Set-up VPBDIV register */
  380. ldr r0, VPBDIV_ADR
  381. mov r1, #0x01 /* VPB clock is same as process clock */
  382. str r1, [r0]
  383. #else
  384. #error No cpu_init_crit() defined for current CPU type
  385. #endif
  386. #ifdef CONFIG_ARM7_REVD
  387. /* set clock speed */
  388. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  389. /* !!! not doing DRAM refresh properly! */
  390. ldr r0, SYSCON3
  391. ldr r1, [r0]
  392. bic r1, r1, #CLKCTL
  393. orr r1, r1, #CLKCTL_36
  394. str r1, [r0]
  395. #endif
  396. #ifndef CONFIG_LPC2292
  397. mov ip, lr
  398. /*
  399. * before relocating, we have to setup RAM timing
  400. * because memory timing is board-dependent, you will
  401. * find a lowlevel_init.S in your board directory.
  402. */
  403. bl lowlevel_init
  404. mov lr, ip
  405. #endif
  406. mov pc, lr
  407. /*
  408. *************************************************************************
  409. *
  410. * Interrupt handling
  411. *
  412. *************************************************************************
  413. */
  414. @
  415. @ IRQ stack frame.
  416. @
  417. #define S_FRAME_SIZE 72
  418. #define S_OLD_R0 68
  419. #define S_PSR 64
  420. #define S_PC 60
  421. #define S_LR 56
  422. #define S_SP 52
  423. #define S_IP 48
  424. #define S_FP 44
  425. #define S_R10 40
  426. #define S_R9 36
  427. #define S_R8 32
  428. #define S_R7 28
  429. #define S_R6 24
  430. #define S_R5 20
  431. #define S_R4 16
  432. #define S_R3 12
  433. #define S_R2 8
  434. #define S_R1 4
  435. #define S_R0 0
  436. #define MODE_SVC 0x13
  437. #define I_BIT 0x80
  438. /*
  439. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  440. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  441. */
  442. .macro bad_save_user_regs
  443. sub sp, sp, #S_FRAME_SIZE
  444. stmia sp, {r0 - r12} @ Calling r0-r12
  445. add r8, sp, #S_PC
  446. ldr r2, IRQ_STACK_START_IN
  447. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  448. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  449. add r5, sp, #S_SP
  450. mov r1, lr
  451. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  452. mov r0, sp
  453. .endm
  454. .macro irq_save_user_regs
  455. sub sp, sp, #S_FRAME_SIZE
  456. stmia sp, {r0 - r12} @ Calling r0-r12
  457. add r8, sp, #S_PC
  458. stmdb r8, {sp, lr}^ @ Calling SP, LR
  459. str lr, [r8, #0] @ Save calling PC
  460. mrs r6, spsr
  461. str r6, [r8, #4] @ Save CPSR
  462. str r0, [r8, #8] @ Save OLD_R0
  463. mov r0, sp
  464. .endm
  465. .macro irq_restore_user_regs
  466. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  467. mov r0, r0
  468. ldr lr, [sp, #S_PC] @ Get PC
  469. add sp, sp, #S_FRAME_SIZE
  470. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  471. .endm
  472. .macro get_bad_stack
  473. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  474. str lr, [r13] @ save caller lr / spsr
  475. mrs lr, spsr
  476. str lr, [r13, #4]
  477. mov r13, #MODE_SVC @ prepare SVC-Mode
  478. msr spsr_c, r13
  479. mov lr, pc
  480. movs pc, lr
  481. .endm
  482. .macro get_irq_stack @ setup IRQ stack
  483. ldr sp, IRQ_STACK_START
  484. .endm
  485. .macro get_fiq_stack @ setup FIQ stack
  486. ldr sp, FIQ_STACK_START
  487. .endm
  488. /*
  489. * exception handlers
  490. */
  491. .align 5
  492. undefined_instruction:
  493. get_bad_stack
  494. bad_save_user_regs
  495. bl do_undefined_instruction
  496. .align 5
  497. software_interrupt:
  498. get_bad_stack
  499. bad_save_user_regs
  500. bl do_software_interrupt
  501. .align 5
  502. prefetch_abort:
  503. get_bad_stack
  504. bad_save_user_regs
  505. bl do_prefetch_abort
  506. .align 5
  507. data_abort:
  508. get_bad_stack
  509. bad_save_user_regs
  510. bl do_data_abort
  511. .align 5
  512. not_used:
  513. get_bad_stack
  514. bad_save_user_regs
  515. bl do_not_used
  516. #ifdef CONFIG_USE_IRQ
  517. .align 5
  518. irq:
  519. get_irq_stack
  520. irq_save_user_regs
  521. bl do_irq
  522. irq_restore_user_regs
  523. .align 5
  524. fiq:
  525. get_fiq_stack
  526. /* someone ought to write a more effiction fiq_save_user_regs */
  527. irq_save_user_regs
  528. bl do_fiq
  529. irq_restore_user_regs
  530. #else
  531. .align 5
  532. irq:
  533. get_bad_stack
  534. bad_save_user_regs
  535. bl do_irq
  536. .align 5
  537. fiq:
  538. get_bad_stack
  539. bad_save_user_regs
  540. bl do_fiq
  541. #endif
  542. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  543. .align 5
  544. .globl reset_cpu
  545. reset_cpu:
  546. mov ip, #0
  547. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  548. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  549. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  550. bic ip, ip, #0x000f @ ............wcam
  551. bic ip, ip, #0x2100 @ ..v....s........
  552. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  553. mov pc, r0
  554. #elif defined(CONFIG_NETARM)
  555. .align 5
  556. .globl reset_cpu
  557. reset_cpu:
  558. ldr r1, =NETARM_MEM_MODULE_BASE
  559. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  560. ldr r1, =0xFFFFF000
  561. and r0, r1, r0
  562. ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
  563. add r0, r1, r0
  564. ldr r4, =NETARM_GEN_MODULE_BASE
  565. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  566. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  567. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  568. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  569. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  570. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  571. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  572. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  573. mov pc, r0
  574. #elif defined(CONFIG_S3C4510B)
  575. /* Nothing done here as reseting the CPU is board specific, depending
  576. * on external peripherals such as watchdog timers, etc. */
  577. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  578. /* No specific reset actions for IntegratorAP/CM720T as yet */
  579. #elif defined(CONFIG_LPC2292)
  580. .align 5
  581. .globl reset_cpu
  582. reset_cpu:
  583. mov pc, r0
  584. #else
  585. #error No reset_cpu() defined for current CPU type
  586. #endif